mirror of
git://gcc.gnu.org/git/gcc.git
synced 2024-12-30 18:25:35 +08:00
pa.c: Avoid Using immediate zero for register zero.
* pa.c: Avoid Using immediate zero for register zero. * pa.md: Likewise. From-SVN: r26409
This commit is contained in:
parent
f72b27a5f6
commit
55abf18a77
@ -20,6 +20,13 @@ Tue Apr 13 05:04:59 1999 Richard Earnshaw (rearnsha@arm.com)
|
||||
|
||||
Tue Apr 13 02:11:11 1999 Jeffrey A Law (law@cygnus.com)
|
||||
|
||||
* pa.c: Avoid Using immediate zero for register zero.
|
||||
* pa.md: Likewise.
|
||||
|
||||
* pa.c (print_operand, case 'f'): New case for FP register or 0.0.
|
||||
(print_operand, case 'r'): Use %r0 for zero value.
|
||||
* pa.md (move patterns, fcmp patterns): Use new %f output arg.
|
||||
|
||||
* pa.c: Use a register name, not a raw immediate in branch,
|
||||
compare/clear, sub, subb, uaddcm and vshd instructions.
|
||||
* pa.md: Likewise.
|
||||
|
@ -1881,7 +1881,7 @@ output_fp_move_double (operands)
|
||||
{
|
||||
if (FP_REG_P (operands[1])
|
||||
|| operands[1] == CONST0_RTX (GET_MODE (operands[0])))
|
||||
output_asm_insn ("fcpy,dbl %r1,%0", operands);
|
||||
output_asm_insn ("fcpy,dbl %f1,%0", operands);
|
||||
else
|
||||
output_asm_insn ("fldd%F1 %1,%0", operands);
|
||||
}
|
||||
@ -3659,7 +3659,18 @@ print_operand (file, x, code)
|
||||
|| (x == CONST0_RTX (DFmode))
|
||||
|| (x == CONST0_RTX (SFmode)))
|
||||
{
|
||||
fputs ("0", file);
|
||||
fputs ("%r0", file);
|
||||
return;
|
||||
}
|
||||
else
|
||||
break;
|
||||
case 'f':
|
||||
/* A register or zero (floating point). */
|
||||
if (x == const0_rtx
|
||||
|| (x == CONST0_RTX (DFmode))
|
||||
|| (x == CONST0_RTX (SFmode)))
|
||||
{
|
||||
fputs ("%fr0", file);
|
||||
return;
|
||||
}
|
||||
else
|
||||
@ -4715,9 +4726,9 @@ output_bb (operands, nullify, length, negated, insn, which)
|
||||
else
|
||||
strcat (buf, ">=");
|
||||
if (nullify && negated)
|
||||
strcat (buf, " %0,%1,1,%%r0\n\tbn %3");
|
||||
strcat (buf, " %0,%1,1,%%r0\n\tb,n %3");
|
||||
else if (nullify && ! negated)
|
||||
strcat (buf, " %0,%1,1,%%r0\n\tbn %2");
|
||||
strcat (buf, " %0,%1,1,%%r0\n\tb,n %2");
|
||||
else if (negated)
|
||||
strcat (buf, " %0,%1,1,%%r0\n\tb %3");
|
||||
else
|
||||
@ -4853,9 +4864,9 @@ output_bvb (operands, nullify, length, negated, insn, which)
|
||||
else
|
||||
strcat (buf, ">=");
|
||||
if (nullify && negated)
|
||||
strcat (buf, " %0,1,%%r0\n\tbn %3");
|
||||
strcat (buf, " %0,1,%%r0\n\tb,n %3");
|
||||
else if (nullify && ! negated)
|
||||
strcat (buf, " %0,1,%%r0\n\tbn %2");
|
||||
strcat (buf, " %0,1,%%r0\n\tb,n %2");
|
||||
else if (negated)
|
||||
strcat (buf, " %0,1,%%r0\n\tb %3");
|
||||
else
|
||||
@ -5226,7 +5237,7 @@ output_millicode_call (insn, call_dest)
|
||||
xoperands[0] = call_dest;
|
||||
xoperands[1] = XEXP (PATTERN (NEXT_INSN (insn)), 1);
|
||||
if (! VAL_14_BITS_P (distance))
|
||||
output_asm_insn ("bl %0,%%r31\n\tnop\n\tbl,n %1,%%r0", xoperands);
|
||||
output_asm_insn ("bl %0,%%r31\n\tnop\n\tb,n %1", xoperands);
|
||||
else
|
||||
{
|
||||
xoperands[3] = gen_label_rtx ();
|
||||
@ -5475,7 +5486,7 @@ output_call (insn, call_dest)
|
||||
xoperands[0] = call_dest;
|
||||
xoperands[1] = XEXP (PATTERN (NEXT_INSN (insn)), 1);
|
||||
if (! VAL_14_BITS_P (distance))
|
||||
output_asm_insn ("bl %0,%%r2\n\tnop\n\tbl,n %1,%%r0", xoperands);
|
||||
output_asm_insn ("bl %0,%%r2\n\tnop\n\tb,n %1", xoperands);
|
||||
else
|
||||
{
|
||||
xoperands[3] = gen_label_rtx ();
|
||||
|
@ -453,7 +453,7 @@
|
||||
[(match_operand:SF 0 "reg_or_0_operand" "fG")
|
||||
(match_operand:SF 1 "reg_or_0_operand" "fG")]))]
|
||||
"! TARGET_SOFT_FLOAT"
|
||||
"fcmp,sgl,%Y2 %r0,%r1"
|
||||
"fcmp,sgl,%Y2 %f0,%f1"
|
||||
[(set_attr "length" "4")
|
||||
(set_attr "type" "fpcc")])
|
||||
|
||||
@ -463,7 +463,7 @@
|
||||
[(match_operand:DF 0 "reg_or_0_operand" "fG")
|
||||
(match_operand:DF 1 "reg_or_0_operand" "fG")]))]
|
||||
"! TARGET_SOFT_FLOAT"
|
||||
"fcmp,dbl,%Y2 %r0,%r1"
|
||||
"fcmp,dbl,%Y2 %f0,%f1"
|
||||
[(set_attr "length" "4")
|
||||
(set_attr "type" "fpcc")])
|
||||
|
||||
@ -629,7 +629,7 @@
|
||||
[(match_operand:SI 4 "register_operand" "r")
|
||||
(match_operand:SI 5 "arith11_operand" "rI")])))]
|
||||
""
|
||||
"com%I2clr,%S3 %2,%1,0\;com%I5clr,%B6 %5,%4,%0\;ldi 1,%0"
|
||||
"com%I2clr,%S3 %2,%1,%%r0\;com%I5clr,%B6 %5,%4,%0\;ldi 1,%0"
|
||||
[(set_attr "type" "binary")
|
||||
(set_attr "length" "12")])
|
||||
|
||||
@ -657,7 +657,7 @@
|
||||
(match_operand:SI 3 "arith11_operand" "rI"))
|
||||
(match_operand:SI 1 "register_operand" "r")))]
|
||||
""
|
||||
"sub%I3 %3,%2,0\;addc 0,%1,%0"
|
||||
"sub%I3 %3,%2,%%r0\;addc %%r0,%1,%0"
|
||||
[(set_attr "type" "binary")
|
||||
(set_attr "length" "8")])
|
||||
|
||||
@ -669,7 +669,7 @@
|
||||
(match_operand:SI 3 "register_operand" "r"))
|
||||
(match_operand:SI 1 "register_operand" "r")))]
|
||||
""
|
||||
"sub %2,%3,0\;addc 0,%1,%0"
|
||||
"sub %2,%3,%%r0\;addc %%r0,%1,%0"
|
||||
[(set_attr "type" "binary")
|
||||
(set_attr "length" "8")])
|
||||
|
||||
@ -682,7 +682,7 @@
|
||||
(match_operand:SI 3 "int11_operand" "I"))
|
||||
(match_operand:SI 1 "register_operand" "r")))]
|
||||
""
|
||||
"addi %k3,%2,0\;addc 0,%1,%0"
|
||||
"addi %k3,%2,%%r0\;addc %%r0,%1,%0"
|
||||
[(set_attr "type" "binary")
|
||||
(set_attr "length" "8")])
|
||||
|
||||
@ -694,8 +694,8 @@
|
||||
(match_operand:SI 1 "register_operand" "0,?r")))]
|
||||
""
|
||||
"@
|
||||
com%I3clr,%B4 %3,%2,0\;addi 1,%0,%0
|
||||
com%I3clr,%B4 %3,%2,0\;addi,tr 1,%1,%0\;copy %1,%0"
|
||||
com%I3clr,%B4 %3,%2,%%r0\;addi 1,%0,%0
|
||||
com%I3clr,%B4 %3,%2,%%r0\;addi,tr 1,%1,%0\;copy %1,%0"
|
||||
[(set_attr "type" "binary,binary")
|
||||
(set_attr "length" "8,12")])
|
||||
|
||||
@ -705,7 +705,7 @@
|
||||
(gtu:SI (match_operand:SI 2 "register_operand" "r")
|
||||
(match_operand:SI 3 "arith11_operand" "rI"))))]
|
||||
""
|
||||
"sub%I3 %3,%2,0\;subb %1,0,%0"
|
||||
"sub%I3 %3,%2,%%r0\;subb %1,0,%0"
|
||||
[(set_attr "type" "binary")
|
||||
(set_attr "length" "8")])
|
||||
|
||||
@ -716,7 +716,7 @@
|
||||
(match_operand:SI 3 "arith11_operand" "rI")))
|
||||
(match_operand:SI 4 "register_operand" "r")))]
|
||||
""
|
||||
"sub%I3 %3,%2,0\;subb %1,%4,%0"
|
||||
"sub%I3 %3,%2,%%r0\;subb %1,%4,%0"
|
||||
[(set_attr "type" "binary")
|
||||
(set_attr "length" "8")])
|
||||
|
||||
@ -728,7 +728,7 @@
|
||||
(ltu:SI (match_operand:SI 2 "register_operand" "r")
|
||||
(match_operand:SI 3 "register_operand" "r"))))]
|
||||
""
|
||||
"sub %2,%3,0\;subb %1,0,%0"
|
||||
"sub %2,%3,%%r0\;subb %1,0,%0"
|
||||
[(set_attr "type" "binary")
|
||||
(set_attr "length" "8")])
|
||||
|
||||
@ -739,7 +739,7 @@
|
||||
(match_operand:SI 3 "register_operand" "r")))
|
||||
(match_operand:SI 4 "register_operand" "r")))]
|
||||
""
|
||||
"sub %2,%3,0\;subb %1,%4,%0"
|
||||
"sub %2,%3,%%r0\;subb %1,%4,%0"
|
||||
[(set_attr "type" "binary")
|
||||
(set_attr "length" "8")])
|
||||
|
||||
@ -752,7 +752,7 @@
|
||||
(leu:SI (match_operand:SI 2 "register_operand" "r")
|
||||
(match_operand:SI 3 "int11_operand" "I"))))]
|
||||
""
|
||||
"addi %k3,%2,0\;subb %1,0,%0"
|
||||
"addi %k3,%2,%%r0\;subb %1,0,%0"
|
||||
[(set_attr "type" "binary")
|
||||
(set_attr "length" "8")])
|
||||
|
||||
@ -763,7 +763,7 @@
|
||||
(match_operand:SI 3 "int11_operand" "I")))
|
||||
(match_operand:SI 4 "register_operand" "r")))]
|
||||
""
|
||||
"addi %k3,%2,0\;subb %1,%4,%0"
|
||||
"addi %k3,%2,%%r0\;subb %1,%4,%0"
|
||||
[(set_attr "type" "binary")
|
||||
(set_attr "length" "8")])
|
||||
|
||||
@ -775,8 +775,8 @@
|
||||
(match_operand:SI 3 "arith11_operand" "rI,rI")])))]
|
||||
""
|
||||
"@
|
||||
com%I3clr,%B4 %3,%2,0\;addi -1,%0,%0
|
||||
com%I3clr,%B4 %3,%2,0\;addi,tr -1,%1,%0\;copy %1,%0"
|
||||
com%I3clr,%B4 %3,%2,%%r0\;addi -1,%0,%0
|
||||
com%I3clr,%B4 %3,%2,%%r0\;addi,tr -1,%1,%0\;copy %1,%0"
|
||||
[(set_attr "type" "binary,binary")
|
||||
(set_attr "length" "8,12")])
|
||||
|
||||
@ -789,8 +789,8 @@
|
||||
(match_operand:SI 2 "arith11_operand" "r,I,M")))]
|
||||
""
|
||||
"@
|
||||
comclr,> %2,%0,0\;copy %2,%0
|
||||
comiclr,> %2,%0,0\;ldi %2,%0
|
||||
comclr,> %2,%0,%%r0\;copy %2,%0
|
||||
comiclr,> %2,%0,%%r0\;ldi %2,%0
|
||||
comclr,> %1,%2,%0\;copy %1,%0"
|
||||
[(set_attr "type" "multi,multi,multi")
|
||||
(set_attr "length" "8,8,8")])
|
||||
@ -801,8 +801,8 @@
|
||||
(match_operand:SI 2 "arith11_operand" "r,I")))]
|
||||
""
|
||||
"@
|
||||
comclr,>> %2,%0,0\;copy %2,%0
|
||||
comiclr,>> %2,%0,0\;ldi %2,%0"
|
||||
comclr,>> %2,%0,%%r0\;copy %2,%0
|
||||
comiclr,>> %2,%0,%%r0\;ldi %2,%0"
|
||||
[(set_attr "type" "multi,multi")
|
||||
(set_attr "length" "8,8")])
|
||||
|
||||
@ -812,8 +812,8 @@
|
||||
(match_operand:SI 2 "arith11_operand" "r,I,M")))]
|
||||
""
|
||||
"@
|
||||
comclr,< %2,%0,0\;copy %2,%0
|
||||
comiclr,< %2,%0,0\;ldi %2,%0
|
||||
comclr,< %2,%0,%%r0\;copy %2,%0
|
||||
comiclr,< %2,%0,%%r0\;ldi %2,%0
|
||||
comclr,< %1,%2,%0\;copy %1,%0"
|
||||
[(set_attr "type" "multi,multi,multi")
|
||||
(set_attr "length" "8,8,8")])
|
||||
@ -824,8 +824,8 @@
|
||||
(match_operand:SI 2 "arith11_operand" "r,I")))]
|
||||
""
|
||||
"@
|
||||
comclr,<< %2,%0,0\;copy %2,%0
|
||||
comiclr,<< %2,%0,0\;ldi %2,%0"
|
||||
comclr,<< %2,%0,%%r0\;copy %2,%0
|
||||
comiclr,<< %2,%0,%%r0\;ldi %2,%0"
|
||||
[(set_attr "type" "multi,multi")
|
||||
(set_attr "length" "8,8")])
|
||||
|
||||
@ -833,7 +833,7 @@
|
||||
[(set (match_operand:SI 0 "register_operand" "=r")
|
||||
(abs:SI (match_operand:SI 1 "register_operand" "r")))]
|
||||
""
|
||||
"or,>= %%r0,%1,%0\;subi 0,%0,%0"
|
||||
"or,>= %%r0,%1,%0\;subi %%r0,%0,%0"
|
||||
[(set_attr "type" "multi")
|
||||
(set_attr "length" "8")])
|
||||
|
||||
@ -874,7 +874,7 @@
|
||||
(const_int 0)))]
|
||||
""
|
||||
"@
|
||||
com%I4clr,%S5 %4,%3,0\;ldi 0,%0
|
||||
com%I4clr,%S5 %4,%3,%%r0\;ldi 0,%0
|
||||
com%I4clr,%B5 %4,%3,%0\;copy %1,%0
|
||||
com%I4clr,%B5 %4,%3,%0\;ldi %1,%0
|
||||
com%I4clr,%B5 %4,%3,%0\;ldil L'%1,%0
|
||||
@ -892,14 +892,14 @@
|
||||
(match_operand:SI 2 "reg_or_cint_move_operand" "r,J,N,K,0,0,0,0")))]
|
||||
""
|
||||
"@
|
||||
com%I4clr,%S5 %4,%3,0\;copy %2,%0
|
||||
com%I4clr,%S5 %4,%3,0\;ldi %2,%0
|
||||
com%I4clr,%S5 %4,%3,0\;ldil L'%2,%0
|
||||
com%I4clr,%S5 %4,%3,0\;zdepi %Z2,%0
|
||||
com%I4clr,%B5 %4,%3,0\;copy %1,%0
|
||||
com%I4clr,%B5 %4,%3,0\;ldi %1,%0
|
||||
com%I4clr,%B5 %4,%3,0\;ldil L'%1,%0
|
||||
com%I4clr,%B5 %4,%3,0\;zdepi %Z1,%0"
|
||||
com%I4clr,%S5 %4,%3,%%r0\;copy %2,%0
|
||||
com%I4clr,%S5 %4,%3,%%r0\;ldi %2,%0
|
||||
com%I4clr,%S5 %4,%3,%%r0\;ldil L'%2,%0
|
||||
com%I4clr,%S5 %4,%3,%%r0\;zdepi %Z2,%0
|
||||
com%I4clr,%B5 %4,%3,%%r0\;copy %1,%0
|
||||
com%I4clr,%B5 %4,%3,%%r0\;ldi %1,%0
|
||||
com%I4clr,%B5 %4,%3,%%r0\;ldil L'%1,%0
|
||||
com%I4clr,%B5 %4,%3,%%r0\;zdepi %Z1,%0"
|
||||
[(set_attr "type" "multi,multi,multi,nullshift,multi,multi,multi,nullshift")
|
||||
(set_attr "length" "8,8,8,8,8,8,8,8")])
|
||||
|
||||
@ -1317,9 +1317,9 @@
|
||||
"*
|
||||
{
|
||||
if (INSN_ANNULLED_BRANCH_P (insn))
|
||||
return \"ftest\;bl,n %0,0\";
|
||||
return \"ftest\;b,n %0\";
|
||||
else
|
||||
return \"ftest\;bl%* %0,0\";
|
||||
return \"ftest\;b%* %0\";
|
||||
}"
|
||||
[(set_attr "type" "fbranch")
|
||||
(set_attr "length" "8")])
|
||||
@ -1332,9 +1332,9 @@
|
||||
"*
|
||||
{
|
||||
if (INSN_ANNULLED_BRANCH_P (insn))
|
||||
return \"ftest\;add,tr 0,0,0\;bl,n %0,0\";
|
||||
return \"ftest\;add,tr %%r0,%%r0,%%r0\;b,n %0\";
|
||||
else
|
||||
return \"ftest\;add,tr 0,0,0\;bl%* %0,0\";
|
||||
return \"ftest\;add,tr %%r0,%%r0,%%r0\;b%* %0\";
|
||||
}"
|
||||
[(set_attr "type" "fbranch")
|
||||
(set_attr "length" "12")])
|
||||
@ -1411,7 +1411,7 @@
|
||||
ldw%M1 %1,%0
|
||||
stw%M0 %r1,%0
|
||||
mtsar %r1
|
||||
fcpy,sgl %r1,%0
|
||||
fcpy,sgl %f1,%0
|
||||
fldw%F1 %1,%0
|
||||
fstw%F0 %1,%0"
|
||||
[(set_attr "type" "move,move,move,shift,load,store,move,fpalu,fpload,fpstore")
|
||||
@ -1768,7 +1768,7 @@
|
||||
ldh%M1 %1,%0
|
||||
sth%M0 %r1,%0
|
||||
mtsar %r1
|
||||
fcpy,sgl %r1,%0"
|
||||
fcpy,sgl %f1,%0"
|
||||
[(set_attr "type" "move,move,move,shift,load,store,move,fpalu")
|
||||
(set_attr "pa_combine_type" "addmove")
|
||||
(set_attr "length" "4,4,4,4,4,4,4,4")])
|
||||
@ -1930,7 +1930,7 @@
|
||||
ldb%M1 %1,%0
|
||||
stb%M0 %r1,%0
|
||||
mtsar %r1
|
||||
fcpy,sgl %r1,%0"
|
||||
fcpy,sgl %f1,%0"
|
||||
[(set_attr "type" "move,move,move,shift,load,store,move,fpalu")
|
||||
(set_attr "pa_combine_type" "addmove")
|
||||
(set_attr "length" "4,4,4,4,4,4,4,4")])
|
||||
@ -2572,7 +2572,7 @@
|
||||
|| reg_or_0_operand (operands[1], SFmode))
|
||||
&& ! TARGET_SOFT_FLOAT"
|
||||
"@
|
||||
fcpy,sgl %r1,%0
|
||||
fcpy,sgl %f1,%0
|
||||
copy %r1,%0
|
||||
fldw%F1 %1,%0
|
||||
ldw%M1 %1,%0
|
||||
@ -3600,7 +3600,7 @@
|
||||
[(set (match_operand:DF 0 "register_operand" "=f")
|
||||
(neg:DF (match_operand:DF 1 "register_operand" "f")))]
|
||||
"! TARGET_SOFT_FLOAT"
|
||||
"fsub,dbl 0,%1,%0"
|
||||
"fsub,dbl %%fr0,%1,%0"
|
||||
[(set_attr "type" "fpalu")
|
||||
(set_attr "length" "4")])
|
||||
|
||||
@ -3608,7 +3608,7 @@
|
||||
[(set (match_operand:SF 0 "register_operand" "=f")
|
||||
(neg:SF (match_operand:SF 1 "register_operand" "f")))]
|
||||
"! TARGET_SOFT_FLOAT"
|
||||
"fsub,sgl 0,%1,%0"
|
||||
"fsub,sgl %%fr0,%1,%0"
|
||||
[(set_attr "type" "fpalu")
|
||||
(set_attr "length" "4")])
|
||||
|
||||
@ -4036,12 +4036,12 @@
|
||||
extern int optimize;
|
||||
|
||||
if (GET_MODE (insn) == SImode)
|
||||
return \"bl %l0,0%#\";
|
||||
return \"b %l0%#\";
|
||||
|
||||
/* An unconditional branch which can reach its target. */
|
||||
if (get_attr_length (insn) != 24
|
||||
&& get_attr_length (insn) != 16)
|
||||
return \"bl%* %l0,0\";
|
||||
return \"b%* %l0\";
|
||||
|
||||
/* An unconditional branch which can not reach its target.
|
||||
|
||||
@ -4157,7 +4157,7 @@
|
||||
(match_operand:SI 0 "register_operand" "r")))
|
||||
(label_ref (match_operand 1 "" ""))))]
|
||||
""
|
||||
"blr %0,0\;nop"
|
||||
"blr %0,%%r0\;nop"
|
||||
[(set_attr "type" "multi")
|
||||
(set_attr "length" "8")])
|
||||
|
||||
@ -4276,7 +4276,7 @@
|
||||
|
||||
/* Long millicode call for portable runtime. */
|
||||
if (get_attr_length (insn) == 20)
|
||||
return \"ldil L%%$$dyncall,%%r31\;ldo R%%$$dyncall(%%r31),%%r31\;blr 0,%%r2\;bv,n %%r0(%%r31)\;nop\";
|
||||
return \"ldil L%%$$dyncall,%%r31\;ldo R%%$$dyncall(%%r31),%%r31\;blr %%r0,%%r2\;bv,n %%r0(%%r31)\;nop\";
|
||||
|
||||
/* If we're generating PIC code. */
|
||||
xoperands[0] = operands[0];
|
||||
@ -4286,7 +4286,7 @@
|
||||
ASM_OUTPUT_INTERNAL_LABEL (asm_out_file, \"L\",
|
||||
CODE_LABEL_NUMBER (xoperands[1]));
|
||||
output_asm_insn (\"ldo R%%$$dyncall-%1(%%r1),%%r1\", xoperands);
|
||||
output_asm_insn (\"blr 0,%%r2\", xoperands);
|
||||
output_asm_insn (\"blr %%r0,%%r2\", xoperands);
|
||||
output_asm_insn (\"bv,n %%r0(%%r1)\\n\\tnop\", xoperands);
|
||||
return \"\";
|
||||
}"
|
||||
@ -4436,7 +4436,7 @@
|
||||
|
||||
/* Long millicode call for portable runtime. */
|
||||
if (get_attr_length (insn) == 20)
|
||||
return \"ldil L%%$$dyncall,%%r31\;ldo R%%$$dyncall(%%r31),%%r31\;blr 0,%%r2\;bv,n %%r0(%%r31)\;nop\";
|
||||
return \"ldil L%%$$dyncall,%%r31\;ldo R%%$$dyncall(%%r31),%%r31\;blr %%r0,%%r2\;bv,n %%r0(%%r31)\;nop\";
|
||||
|
||||
/* If we're generating PIC code. */
|
||||
xoperands[0] = operands[1];
|
||||
@ -4446,7 +4446,7 @@
|
||||
ASM_OUTPUT_INTERNAL_LABEL (asm_out_file, \"L\",
|
||||
CODE_LABEL_NUMBER (xoperands[1]));
|
||||
output_asm_insn (\"ldo R%%$$dyncall-%1(%%r1),%%r1\", xoperands);
|
||||
output_asm_insn (\"blr 0,%%r2\", xoperands);
|
||||
output_asm_insn (\"blr %%r0,%%r2\", xoperands);
|
||||
output_asm_insn (\"bv,n %%r0(%%r1)\\n\\tnop\", xoperands);
|
||||
return \"\";
|
||||
}"
|
||||
|
Loading…
Reference in New Issue
Block a user