mirror of
https://sourceware.org/git/binutils-gdb.git
synced 2024-12-15 04:31:49 +08:00
1368b914e9
Now that all port tests live under testsuite/sim/*/, and none live in testsuite/ directly, flatten the structure by moving all of the dirs under testsuite/sim/ to testsuite/ directly. We need to stop passing --tool to dejagnu so that it searches all dirs and not just ones that start with "sim". Since we have no other dirs in this tree, and no plans to add any, should be fine.
121 lines
2.6 KiB
Plaintext
121 lines
2.6 KiB
Plaintext
# frv testcase for csth $GRk,@($GRi,$GRj),$CCi,$cond
|
|
# mach: all
|
|
|
|
.include "testutils.inc"
|
|
|
|
start
|
|
|
|
.global csth
|
|
csth:
|
|
set_spr_immed 0x1b1b,cccr
|
|
|
|
set_mem_limmed 0xdead,0xbeef,sp
|
|
set_gr_immed 0,gr7
|
|
set_gr_limmed 0xffff,0xffff,gr8
|
|
csth gr8,@(sp,gr7),cc0,1
|
|
test_mem_limmed 0xffff,0xbeef,sp
|
|
|
|
set_gr_immed 2,gr7
|
|
set_gr_limmed 0xffff,0xeeee,gr8
|
|
csth gr8,@(sp,gr7),cc0,1
|
|
test_mem_limmed 0xffff,0xeeee,sp
|
|
|
|
inc_gr_immed 4,sp
|
|
set_gr_immed -2,gr7
|
|
set_gr_limmed 0xffff,0xdddd,gr8
|
|
csth gr8,@(sp,gr7),cc4,1
|
|
inc_gr_immed -4,sp
|
|
test_mem_limmed 0xffff,0xdddd,sp
|
|
|
|
set_mem_limmed 0xdead,0xbeef,sp
|
|
set_gr_immed 0,gr7
|
|
set_gr_limmed 0xffff,0xffff,gr8
|
|
csth gr8,@(sp,gr7),cc0,0
|
|
test_mem_limmed 0xdead,0xbeef,sp
|
|
|
|
set_gr_immed 2,gr7
|
|
set_gr_limmed 0xffff,0xeeee,gr8
|
|
csth gr8,@(sp,gr7),cc0,0
|
|
test_mem_limmed 0xdead,0xbeef,sp
|
|
|
|
inc_gr_immed 4,sp
|
|
set_gr_immed -2,gr7
|
|
set_gr_limmed 0xffff,0xdddd,gr8
|
|
csth gr8,@(sp,gr7),cc4,0
|
|
inc_gr_immed -4,sp
|
|
test_mem_limmed 0xdead,0xbeef,sp
|
|
|
|
set_mem_limmed 0xdead,0xbeef,sp
|
|
set_gr_immed 0,gr7
|
|
set_gr_limmed 0xffff,0xffff,gr8
|
|
csth gr8,@(sp,gr7),cc1,0
|
|
test_mem_limmed 0xffff,0xbeef,sp
|
|
|
|
set_gr_immed 2,gr7
|
|
set_gr_limmed 0xffff,0xeeee,gr8
|
|
csth gr8,@(sp,gr7),cc1,0
|
|
test_mem_limmed 0xffff,0xeeee,sp
|
|
|
|
inc_gr_immed 4,sp
|
|
set_gr_immed -2,gr7
|
|
set_gr_limmed 0xffff,0xdddd,gr8
|
|
csth gr8,@(sp,gr7),cc5,0
|
|
inc_gr_immed -4,sp
|
|
test_mem_limmed 0xffff,0xdddd,sp
|
|
|
|
set_mem_limmed 0xdead,0xbeef,sp
|
|
set_gr_immed 0,gr7
|
|
set_gr_limmed 0xffff,0xffff,gr8
|
|
csth gr8,@(sp,gr7),cc1,1
|
|
test_mem_limmed 0xdead,0xbeef,sp
|
|
|
|
set_gr_immed 2,gr7
|
|
set_gr_limmed 0xffff,0xeeee,gr8
|
|
csth gr8,@(sp,gr7),cc1,1
|
|
test_mem_limmed 0xdead,0xbeef,sp
|
|
|
|
inc_gr_immed 4,sp
|
|
set_gr_immed -2,gr7
|
|
set_gr_limmed 0xffff,0xdddd,gr8
|
|
csth gr8,@(sp,gr7),cc5,1
|
|
inc_gr_immed -4,sp
|
|
test_mem_limmed 0xdead,0xbeef,sp
|
|
|
|
set_mem_limmed 0xdead,0xbeef,sp
|
|
set_gr_immed 0,gr7
|
|
set_gr_limmed 0xffff,0xffff,gr8
|
|
csth gr8,@(sp,gr7),cc2,0
|
|
test_mem_limmed 0xdead,0xbeef,sp
|
|
|
|
set_gr_immed 2,gr7
|
|
set_gr_limmed 0xffff,0xeeee,gr8
|
|
csth gr8,@(sp,gr7),cc2,1
|
|
test_mem_limmed 0xdead,0xbeef,sp
|
|
|
|
inc_gr_immed 4,sp
|
|
set_gr_immed -2,gr7
|
|
set_gr_limmed 0xffff,0xdddd,gr8
|
|
csth gr8,@(sp,gr7),cc6,0
|
|
inc_gr_immed -4,sp
|
|
test_mem_limmed 0xdead,0xbeef,sp
|
|
|
|
set_mem_limmed 0xdead,0xbeef,sp
|
|
set_gr_immed 0,gr7
|
|
set_gr_limmed 0xffff,0xffff,gr8
|
|
csth gr8,@(sp,gr7),cc3,1
|
|
test_mem_limmed 0xdead,0xbeef,sp
|
|
|
|
set_gr_immed 2,gr7
|
|
set_gr_limmed 0xffff,0xeeee,gr8
|
|
csth gr8,@(sp,gr7),cc3,0
|
|
test_mem_limmed 0xdead,0xbeef,sp
|
|
|
|
inc_gr_immed 4,sp
|
|
set_gr_immed -2,gr7
|
|
set_gr_limmed 0xffff,0xdddd,gr8
|
|
csth gr8,@(sp,gr7),cc7,1
|
|
inc_gr_immed -4,sp
|
|
test_mem_limmed 0xdead,0xbeef,sp
|
|
|
|
pass
|