mirror of
https://sourceware.org/git/binutils-gdb.git
synced 2024-12-21 04:42:53 +08:00
6f7be9592d
- Add support for TLS LE references. - Support linker optimization of TLS references. - Delete relocations of GOT/tp relative offsets beyond 32-bits. This brings binutils in line with the support expected in gcc 4.7, for TILE-Gx/TILEPro. bfd/ * reloc.c: Add BFD_RELOC_TILEPRO_TLS_GD_CALL, BFD_RELOC_TILEPRO_IMM8_X0_TLS_GD_ADD, BFD_RELOC_TILEPRO_IMM8_X1_TLS_GD_ADD, BFD_RELOC_TILEPRO_IMM8_Y0_TLS_GD_ADD, BFD_RELOC_TILEPRO_IMM8_Y1_TLS_GD_ADD, BFD_RELOC_TILEPRO_TLS_IE_LOAD, BFD_RELOC_TILEPRO_IMM16_X0_TLS_LE, BFD_RELOC_TILEPRO_IMM16_X1_TLS_LE, BFD_RELOC_TILEPRO_IMM16_X0_TLS_LE_LO, BFD_RELOC_TILEPRO_IMM16_X1_TLS_LE_LO, BFD_RELOC_TILEPRO_IMM16_X0_TLS_LE_HI, BFD_RELOC_TILEPRO_IMM16_X1_TLS_LE_HI, BFD_RELOC_TILEPRO_IMM16_X0_TLS_LE_HA, BFD_RELOC_TILEPRO_IMM16_X1_TLS_LE_HA, BFD_RELOC_TILEGX_IMM16_X0_HW0_TLS_LE, BFD_RELOC_TILEGX_IMM16_X1_HW0_TLS_LE, BFD_RELOC_TILEGX_IMM16_X0_HW0_LAST_TLS_LE, BFD_RELOC_TILEGX_IMM16_X1_HW0_LAST_TLS_LE, BFD_RELOC_TILEGX_IMM16_X0_HW1_LAST_TLS_LE, BFD_RELOC_TILEGX_IMM16_X1_HW1_LAST_TLS_LE, BFD_RELOC_TILEGX_TLS_GD_CALL, BFD_RELOC_TILEGX_IMM8_X0_TLS_GD_ADD, BFD_RELOC_TILEGX_IMM8_X1_TLS_GD_ADD, BFD_RELOC_TILEGX_IMM8_Y0_TLS_GD_ADD, BFD_RELOC_TILEGX_IMM8_Y1_TLS_GD_ADD, BFD_RELOC_TILEGX_TLS_IE_LOAD, BFD_RELOC_TILEGX_IMM8_X0_TLS_ADD, BFD_RELOC_TILEGX_IMM8_X1_TLS_ADD, BFD_RELOC_TILEGX_IMM8_Y0_TLS_ADD, BFD_RELOC_TILEGX_IMM8_Y1_TLS_ADD. Delete BFD_RELOC_TILEGX_IMM16_X0_HW1_GOT, BFD_RELOC_TILEGX_IMM16_X1_HW1_GOT, BFD_RELOC_TILEGX_IMM16_X0_HW2_GOT, BFD_RELOC_TILEGX_IMM16_X1_HW2_GOT, BFD_RELOC_TILEGX_IMM16_X0_HW3_GOT, BFD_RELOC_TILEGX_IMM16_X1_HW3_GOT, BFD_RELOC_TILEGX_IMM16_X0_HW2_LAST_GOT, BFD_RELOC_TILEGX_IMM16_X1_HW2_LAST_GOT, BFD_RELOC_TILEGX_IMM16_X0_HW1_TLS_GD, BFD_RELOC_TILEGX_IMM16_X1_HW1_TLS_GD, BFD_RELOC_TILEGX_IMM16_X0_HW2_TLS_GD, BFD_RELOC_TILEGX_IMM16_X1_HW2_TLS_GD, BFD_RELOC_TILEGX_IMM16_X0_HW3_TLS_GD, BFD_RELOC_TILEGX_IMM16_X1_HW3_TLS_GD, BFD_RELOC_TILEGX_IMM16_X0_HW2_LAST_TLS_GD, BFD_RELOC_TILEGX_IMM16_X1_HW2_LAST_TLS_GD, BFD_RELOC_TILEGX_IMM16_X0_HW1_TLS_IE, BFD_RELOC_TILEGX_IMM16_X1_HW1_TLS_IE, BFD_RELOC_TILEGX_IMM16_X0_HW2_TLS_IE, BFD_RELOC_TILEGX_IMM16_X1_HW2_TLS_IE, BFD_RELOC_TILEGX_IMM16_X0_HW3_TLS_IE, BFD_RELOC_TILEGX_IMM16_X1_HW3_TLS_IE, BFD_RELOC_TILEGX_IMM16_X0_HW2_LAST_TLS_IE, BFD_RELOC_TILEGX_IMM16_X1_HW2_LAST_TLS_IE. * elf32-tilepro.c (tilepro_elf_howto_table): Update tilepro relocations. (tilepro_reloc_map): Ditto. (tilepro_info_to_howto_rela): Ditto. (reloc_to_create_func): Ditto. (tilepro_tls_translate_to_le): New. (tilepro_tls_translate_to_ie): New. (tilepro_elf_tls_transition): New. (tilepro_elf_check_relocs): Handle new tls relocations. (tilepro_elf_gc_sweep_hook): Ditto. (allocate_dynrelocs): Ditto. (tilepro_elf_relocate_section): Ditto. (tilepro_replace_insn): New. (insn_mask_X1): New. (insn_mask_X0_no_dest_no_srca): New (insn_mask_X1_no_dest_no_srca): New (insn_mask_Y0_no_dest_no_srca): New (insn_mask_Y1_no_dest_no_srca): New (srca_mask_X0): New (srca_mask_X1): New (insn_tls_le_move_X1): New (insn_tls_le_move_zero_X0X1): New (insn_tls_ie_lw_X1): New (insn_tls_ie_add_X0X1): New (insn_tls_ie_add_Y0Y1): New (insn_tls_gd_add_X0X1): New (insn_tls_gd_add_Y0Y1): New * elfxx-tilegx.c (tilegx_elf_howto_table): Update tilegx relocations. (tilegx_reloc_map): Ditto. (tilegx_info_to_howto_rela): Ditto. (reloc_to_create_func): Ditto. (tilegx_elf_link_hash_table): New field disable_le_transition. (tilegx_tls_translate_to_le): New. (tilegx_tls_translate_to_ie): New. (tilegx_elf_tls_transition): New. (tilegx_elf_check_relocs): Handle new tls relocations. (tilegx_elf_gc_sweep_hook): Ditto. (allocate_dynrelocs): Ditto. (tilegx_elf_relocate_section): Ditto. (tilegx_copy_bits): New. (tilegx_replace_insn): New. (insn_mask_X1): New. (insn_mask_X0_no_dest_no_srca): New. (insn_mask_X1_no_dest_no_srca): New. (insn_mask_Y0_no_dest_no_srca): New. (insn_mask_Y1_no_dest_no_srca): New. (insn_mask_X0_no_operand): New. (insn_mask_X1_no_operand): New. (insn_mask_Y0_no_operand): New. (insn_mask_Y1_no_operand): New. (insn_tls_ie_ld_X1): New. (insn_tls_ie_ld4s_X1): New. (insn_tls_ie_add_X0X1): New. (insn_tls_ie_add_Y0Y1): New. (insn_tls_ie_addx_X0X1): New. (insn_tls_ie_addx_Y0Y1): New. (insn_tls_gd_add_X0X1): New. (insn_tls_gd_add_Y0Y1): New. (insn_move_X0X1): New. (insn_move_Y0Y1): New. (insn_add_X0X1): New. (insn_add_Y0Y1): New. (insn_addx_X0X1): New. (insn_addx_Y0Y1): New. * libbfd.h: Regenerate. * bfd-in2.h: Regenerate. gas/ * tc-tilepro.c (O_tls_le): Define operator. (O_tls_le_lo16): Ditto. (O_tls_le_hi16): Ditto. (O_tls_le_ha16): Ditto. (O_tls_gd_call): Ditto. (O_tls_gd_add): Ditto. (O_tls_ie_load): Ditto. (md_begin): Delete old operators; handle new operators. (emit_tilepro_instruction): Ditto. (md_apply_fix): Ditto. * tc-tilegx.c (O_hw1_got): Delete operator. (O_hw2_got): Ditto. (O_hw3_got): Ditto. (O_hw2_last_got): Ditto. (O_hw1_tls_gd): Ditto. (O_hw2_tls_gd): Ditto. (O_hw3_tls_gd): Ditto. (O_hw2_last_tls_gd): Ditto. (O_hw1_tls_ie): Ditto. (O_hw2_tls_ie): Ditto. (O_hw3_tls_ie): Ditto. (O_hw2_last_tls_ie): Ditto. (O_hw0_tls_le): Define operator. (O_hw0_last_tls_le): Ditto. (O_hw1_last_tls_le): Ditto. (O_tls_gd_call): Ditto. (O_tls_gd_add): Ditto. (O_tls_ie_load): Ditto. (O_tls_add): Ditto. (md_begin): Delete old operators; handle new operators. (emit_tilegx_instruction): Ditto. (md_apply_fix): Ditto. * doc/c-tilegx.texi: Delete old operators; document new operators. * doc/c-tilepro.texi: Ditto. include/elf/ * tilegx.h (R_TILEGX_IMM16_X0_HW1_GOT): Delete. (R_TILEGX_IMM16_X1_HW1_GOT): Ditto. (R_TILEGX_IMM16_X0_HW2_GOT): Ditto. (R_TILEGX_IMM16_X1_HW2_GOT): Ditto. (R_TILEGX_IMM16_X0_HW3_GOT): Ditto. (R_TILEGX_IMM16_X1_HW3_GOT): Ditto. (R_TILEGX_IMM16_X0_HW2_LAST_GOT): Ditto. (R_TILEGX_IMM16_X1_HW2_LAST_GOT): Ditto. (R_TILEGX_IMM16_X0_HW1_TLS_GD): Ditto. (R_TILEGX_IMM16_X1_HW1_TLS_GD): Ditto. (R_TILEGX_IMM16_X0_HW2_TLS_GD): Ditto. (R_TILEGX_IMM16_X1_HW2_TLS_GD): Ditto. (R_TILEGX_IMM16_X0_HW3_TLS_GD): Ditto. (R_TILEGX_IMM16_X1_HW3_TLS_GD): Ditto. (R_TILEGX_IMM16_X0_HW2_LAST_TLS_GD): Ditto. (R_TILEGX_IMM16_X1_HW2_LAST_TLS_GD): Ditto. (R_TILEGX_IMM16_X0_HW1_TLS_IE): Ditto. (R_TILEGX_IMM16_X1_HW1_TLS_IE): Ditto. (R_TILEGX_IMM16_X0_HW2_TLS_IE): Ditto. (R_TILEGX_IMM16_X1_HW2_TLS_IE): Ditto. (R_TILEGX_IMM16_X0_HW3_TLS_IE): Ditto. (R_TILEGX_IMM16_X1_HW3_TLS_IE): Ditto. (R_TILEGX_IMM16_X0_HW2_LAST_TLS_IE): Ditto. (R_TILEGX_IMM16_X1_HW2_LAST_TLS_IE): Ditto. (R_TILEGX_IMM16_X0_HW0_TLS_LE): New relocation. (R_TILEGX_IMM16_X1_HW0_TLS_LE): Ditto. (R_TILEGX_IMM16_X0_HW0_LAST_TLS_LE): Ditto. (R_TILEGX_IMM16_X1_HW0_LAST_TLS_LE): Ditto. (R_TILEGX_IMM16_X0_HW1_LAST_TLS_LE): Ditto. (R_TILEGX_IMM16_X1_HW1_LAST_TLS_LE): Ditto. (R_TILEGX_TLS_GD_CALL): Ditto. (R_TILEGX_IMM8_X0_TLS_GD_ADD): Ditto. (R_TILEGX_IMM8_X1_TLS_GD_ADD): Ditto. (R_TILEGX_IMM8_Y0_TLS_GD_ADD): Ditto. (R_TILEGX_IMM8_Y1_TLS_GD_ADD): Ditto. (R_TILEGX_TLS_IE_LOAD): Ditto. (R_TILEGX_IMM8_X0_TLS_ADD): Ditto. (R_TILEGX_IMM8_X1_TLS_ADD): Ditto. (R_TILEGX_IMM8_Y0_TLS_ADD): Ditto. (R_TILEGX_IMM8_Y1_TLS_ADD): Ditto. * tilepro.h (R_TILEPRO_TLS_GD_CALL): New relocation. (R_TILEPRO_IMM8_X0_TLS_GD_ADD): Ditto. (R_TILEPRO_IMM8_X1_TLS_GD_ADD): Ditto. (R_TILEPRO_IMM8_Y0_TLS_GD_ADD): Ditto. (R_TILEPRO_IMM8_Y1_TLS_GD_ADD): Ditto. (R_TILEPRO_TLS_IE_LOAD): Ditto. (R_TILEPRO_IMM16_X0_TLS_LE): Ditto. (R_TILEPRO_IMM16_X1_TLS_LE): Ditto. (R_TILEPRO_IMM16_X0_TLS_LE_LO): Ditto. (R_TILEPRO_IMM16_X1_TLS_LE_LO): Ditto. (R_TILEPRO_IMM16_X0_TLS_LE_HI): Ditto. (R_TILEPRO_IMM16_X1_TLS_LE_HI): Ditto. (R_TILEPRO_IMM16_X0_TLS_LE_HA): Ditto. (R_TILEPRO_IMM16_X1_TLS_LE_HA): Ditto. include/opcode/ * tilegx.h (tilegx_mnemonic): Add TILEGX_OPC_LD4S_TLS, TILEGX_OPC_LD_TLS. * tilepro.h (tilepro_mnemonic): Add TILEPRO_OPC_LW_TLS, TILEPRO_OPC_LW_TLS_SN. opcodes/ * tilegx-opc.c: Handle TILEGX_OPC_LD4S_TLS and TILEGX_OPC_LD_TLS. * tilepro-opc.c: Handle TILEPRO_OPC_LW_TLS and TILEPRO_OPC_LW_TLS_SN.
333 lines
9.4 KiB
Plaintext
333 lines
9.4 KiB
Plaintext
@c Copyright 2011
|
|
@c Free Software Foundation, Inc.
|
|
@c This is part of the GAS manual.
|
|
@c For copying conditions, see the file as.texinfo.
|
|
@ifset GENERIC
|
|
@page
|
|
@node TILEPro-Dependent
|
|
@chapter TILEPro Dependent Features
|
|
@end ifset
|
|
@ifclear GENERIC
|
|
@node Machine Dependencies
|
|
@chapter TILEPro Dependent Features
|
|
@end ifclear
|
|
|
|
@cindex TILEPro support
|
|
@menu
|
|
* TILEPro Options:: TILEPro Options
|
|
* TILEPro Syntax:: TILEPro Syntax
|
|
* TILEPro Directives:: TILEPro Directives
|
|
@end menu
|
|
|
|
@node TILEPro Options
|
|
@section Options
|
|
|
|
@code{@value{AS}} has no machine-dependent command-line options for
|
|
TILEPro.
|
|
|
|
@node TILEPro Syntax
|
|
@section Syntax
|
|
@cindex TILEPro syntax
|
|
@cindex syntax, TILEPro
|
|
|
|
Block comments are delimited by @samp{/*} and @samp{*/}. End of line
|
|
comments may be introduced by @samp{#}.
|
|
|
|
Instructions consist of a leading opcode or macro name followed by
|
|
whitespace and an optional comma-separated list of operands:
|
|
|
|
@smallexample
|
|
@var{opcode} [@var{operand}, @dots{}]
|
|
@end smallexample
|
|
|
|
Instructions must be separated by a newline or semicolon.
|
|
|
|
There are two ways to write code: either write naked instructions,
|
|
which the assembler is free to combine into VLIW bundles, or specify
|
|
the VLIW bundles explicitly.
|
|
|
|
Bundles are specified using curly braces:
|
|
|
|
@smallexample
|
|
@{ @var{add} r3,r4,r5 ; @var{add} r7,r8,r9 ; @var{lw} r10,r11 @}
|
|
@end smallexample
|
|
|
|
A bundle can span multiple lines. If you want to put multiple
|
|
instructions on a line, whether in a bundle or not, you need to
|
|
separate them with semicolons as in this example.
|
|
|
|
A bundle may contain one or more instructions, up to the limit
|
|
specified by the ISA (currently three). If fewer instructions are
|
|
specified than the hardware supports in a bundle, the assembler
|
|
inserts @code{fnop} instructions automatically.
|
|
|
|
The assembler will prefer to preserve the ordering of instructions
|
|
within the bundle, putting the first instruction in a lower-numbered
|
|
pipeline than the next one, etc. This fact, combined with the
|
|
optional use of explicit @code{fnop} or @code{nop} instructions,
|
|
allows precise control over which pipeline executes each instruction.
|
|
|
|
If the instructions cannot be bundled in the listed order, the
|
|
assembler will automatically try to find a valid pipeline
|
|
assignment. If there is no way to bundle the instructions together,
|
|
the assembler reports an error.
|
|
|
|
The assembler does not yet auto-bundle (automatically combine multiple
|
|
instructions into one bundle), but it reserves the right to do so in
|
|
the future. If you want to force an instruction to run by itself, put
|
|
it in a bundle explicitly with curly braces and use @code{nop}
|
|
instructions (not @code{fnop}) to fill the remaining pipeline slots in
|
|
that bundle.
|
|
|
|
@menu
|
|
* TILEPro Opcodes:: Opcode Naming Conventions.
|
|
* TILEPro Registers:: Register Naming.
|
|
* TILEPro Modifiers:: Symbolic Operand Modifiers.
|
|
@end menu
|
|
|
|
@node TILEPro Opcodes
|
|
@subsection Opcode Names
|
|
@cindex TILEPro opcode names
|
|
@cindex opcode names, TILEPro
|
|
|
|
For a complete list of opcodes and descriptions of their semantics,
|
|
see @cite{TILE Processor User Architecture Manual}, available upon
|
|
request at www.tilera.com.
|
|
|
|
@node TILEPro Registers
|
|
@subsection Register Names
|
|
@cindex TILEPro register names
|
|
@cindex register names, TILEPro
|
|
|
|
General-purpose registers are represented by predefined symbols of the
|
|
form @samp{r@var{N}}, where @var{N} represents a number between
|
|
@code{0} and @code{63}. However, the following registers have
|
|
canonical names that must be used instead:
|
|
|
|
@table @code
|
|
@item r54
|
|
sp
|
|
|
|
@item r55
|
|
lr
|
|
|
|
@item r56
|
|
sn
|
|
|
|
@item r57
|
|
idn0
|
|
|
|
@item r58
|
|
idn1
|
|
|
|
@item r59
|
|
udn0
|
|
|
|
@item r60
|
|
udn1
|
|
|
|
@item r61
|
|
udn2
|
|
|
|
@item r62
|
|
udn3
|
|
|
|
@item r63
|
|
zero
|
|
|
|
@end table
|
|
|
|
The assembler will emit a warning if a numeric name is used instead of
|
|
the canonical name. The @code{.no_require_canonical_reg_names}
|
|
assembler pseudo-op turns off this
|
|
warning. @code{.require_canonical_reg_names} turns it back on.
|
|
|
|
@node TILEPro Modifiers
|
|
@subsection Symbolic Operand Modifiers
|
|
@cindex TILEPro modifiers
|
|
@cindex symbol modifiers, TILEPro
|
|
|
|
The assembler supports several modifiers when using symbol addresses
|
|
in TILEPro instruction operands. The general syntax is the following:
|
|
|
|
@smallexample
|
|
modifier(symbol)
|
|
@end smallexample
|
|
|
|
The following modifiers are supported:
|
|
|
|
@table @code
|
|
|
|
@item lo16
|
|
|
|
This modifier is used to load the low 16 bits of the symbol's address,
|
|
sign-extended to a 32-bit value (sign-extension allows it to be
|
|
range-checked against signed 16 bit immediate operands without
|
|
complaint).
|
|
|
|
@item hi16
|
|
|
|
This modifier is used to load the high 16 bits of the symbol's
|
|
address, also sign-extended to a 32-bit value.
|
|
|
|
@item ha16
|
|
|
|
@code{ha16(N)} is identical to @code{hi16(N)}, except if
|
|
@code{lo16(N)} is negative it adds one to the @code{hi16(N)}
|
|
value. This way @code{lo16} and @code{ha16} can be added to create any
|
|
32-bit value using @code{auli}. For example, here is how you move an
|
|
arbitrary 32-bit address into r3:
|
|
|
|
@smallexample
|
|
moveli r3, lo16(sym)
|
|
auli r3, r3, ha16(sym)
|
|
@end smallexample
|
|
|
|
@item got
|
|
|
|
This modifier is used to load the offset of the GOT entry
|
|
corresponding to the symbol.
|
|
|
|
@item got_lo16
|
|
|
|
This modifier is used to load the sign-extended low 16 bits of the
|
|
offset of the GOT entry corresponding to the symbol.
|
|
|
|
@item got_hi16
|
|
|
|
This modifier is used to load the sign-extended high 16 bits of the
|
|
offset of the GOT entry corresponding to the symbol.
|
|
|
|
@item got_ha16
|
|
|
|
This modifier is like @code{got_hi16}, but it adds one if
|
|
@code{got_lo16} of the input value is negative.
|
|
|
|
@item plt
|
|
|
|
This modifier is used for function symbols. It causes a
|
|
@emph{procedure linkage table}, an array of code stubs, to be created
|
|
at the time the shared object is created or linked against, together
|
|
with a global offset table entry. The value is a pc-relative offset
|
|
to the corresponding stub code in the procedure linkage table. This
|
|
arrangement causes the run-time symbol resolver to be called to look
|
|
up and set the value of the symbol the first time the function is
|
|
called (at latest; depending environment variables). It is only safe
|
|
to leave the symbol unresolved this way if all references are function
|
|
calls.
|
|
|
|
@item tls_gd
|
|
|
|
This modifier is used to load the offset of the GOT entry of the
|
|
symbol's TLS descriptor, to be used for general-dynamic TLS accesses.
|
|
|
|
@item tls_gd_lo16
|
|
|
|
This modifier is used to load the sign-extended low 16 bits of the
|
|
offset of the GOT entry of the symbol's TLS descriptor, to be used for
|
|
general dynamic TLS accesses.
|
|
|
|
@item tls_gd_hi16
|
|
|
|
This modifier is used to load the sign-extended high 16 bits of the
|
|
offset of the GOT entry of the symbol's TLS descriptor, to be used for
|
|
general dynamic TLS accesses.
|
|
|
|
@item tls_gd_ha16
|
|
|
|
This modifier is like @code{tls_gd_hi16}, but it adds one to the value
|
|
if @code{tls_gd_lo16} of the input value is negative.
|
|
|
|
@item tls_ie
|
|
|
|
This modifier is used to load the offset of the GOT entry containing
|
|
the offset of the symbol's address from the TCB, to be used for
|
|
initial-exec TLS accesses.
|
|
|
|
@item tls_ie_lo16
|
|
|
|
This modifier is used to load the low 16 bits of the offset of the GOT
|
|
entry containing the offset of the symbol's address from the TCB, to
|
|
be used for initial-exec TLS accesses.
|
|
|
|
@item tls_ie_hi16
|
|
|
|
This modifier is used to load the high 16 bits of the offset of the
|
|
GOT entry containing the offset of the symbol's address from the TCB,
|
|
to be used for initial-exec TLS accesses.
|
|
|
|
@item tls_ie_ha16
|
|
|
|
This modifier is like @code{tls_ie_hi16}, but it adds one to the value
|
|
if @code{tls_ie_lo16} of the input value is negative.
|
|
|
|
@item tls_le
|
|
|
|
This modifier is used to load the offset of the symbol's address from
|
|
the TCB, to be used for local-exec TLS accesses.
|
|
|
|
@item tls_le_lo16
|
|
|
|
This modifier is used to load the low 16 bits of the offset of the
|
|
symbol's address from the TCB, to be used for local-exec TLS accesses.
|
|
|
|
@item tls_le_hi16
|
|
|
|
This modifier is used to load the high 16 bits of the offset of the
|
|
symbol's address from the TCB, to be used for local-exec TLS accesses.
|
|
|
|
@item tls_le_ha16
|
|
|
|
This modifier is like @code{tls_le_hi16}, but it adds one to the value
|
|
if @code{tls_le_lo16} of the input value is negative.
|
|
|
|
@item tls_gd_call
|
|
|
|
This modifier is used to tag an instrution as the ``call'' part of a
|
|
calling sequence for a TLS GD reference of its operand.
|
|
|
|
@item tls_gd_add
|
|
|
|
This modifier is used to tag an instruction as the ``add'' part of a
|
|
calling sequence for a TLS GD reference of its operand.
|
|
|
|
@item tls_ie_load
|
|
|
|
This modifier is used to tag an instruction as the ``load'' part of a
|
|
calling sequence for a TLS IE reference of its operand.
|
|
|
|
@end table
|
|
|
|
@node TILEPro Directives
|
|
@section TILEPro Directives
|
|
@cindex machine directives, TILEPro
|
|
@cindex TILEPro machine directives
|
|
|
|
@table @code
|
|
|
|
@cindex @code{.align} directive, TILEPro
|
|
@item .align @var{expression} [, @var{expression}]
|
|
This is the generic @var{.align} directive. The first argument is the
|
|
requested alignment in bytes.
|
|
|
|
@cindex @code{.allow_suspicious_bundles} directive, TILEPro
|
|
@item .allow_suspicious_bundles
|
|
Turns on error checking for combinations of instructions in a bundle
|
|
that probably indicate a programming error. This is on by default.
|
|
|
|
@item .no_allow_suspicious_bundles
|
|
Turns off error checking for combinations of instructions in a bundle
|
|
that probably indicate a programming error.
|
|
|
|
@cindex @code{.require_canonical_reg_names} directive, TILEPro
|
|
@item .require_canonical_reg_names
|
|
Require that canonical register names be used, and emit a warning if
|
|
the numeric names are used. This is on by default.
|
|
|
|
@item .no_require_canonical_reg_names
|
|
Permit the use of numeric names for registers that have canonical
|
|
names.
|
|
|
|
@end table
|
|
|