mirror of
https://sourceware.org/git/binutils-gdb.git
synced 2024-12-15 04:31:49 +08:00
7657f14df7
This turns ravenscar_arch_ops into an abstract base class and updates all the places where it is used. This is an improvement because it avoids any possibility of forgetting to set one of the function pointers. It also makes clear that these functions aren't intended to be changed dynamically. This version of the patch removes the prepare_to_store method, as it is unused, and it is easy enough to add if it is ever needed. gdb/ChangeLog 2019-02-15 Tom Tromey <tromey@adacore.com> * sparc-ravenscar-thread.c (struct sparc_ravenscar_ops): Derive from ravenscar_arch_ops. (sparc_ravenscar_ops::fetch_registers) (sparc_ravenscar_ops::store_registers): Now methods. (sparc_ravenscar_prepare_to_store): Remove. (sparc_ravenscar_ops): Redefine. * ravenscar-thread.h (struct ravenscar_arch_ops): Add virtual methods and destructor. Remove members. * ravenscar-thread.c (ravenscar_thread_target::fetch_registers) (ravenscar_thread_target::store_registers) (ravenscar_thread_target::prepare_to_store): Update. * ppc-ravenscar-thread.c (ppc_ravenscar_generic_prepare_to_store): Remove. (struct ppc_ravenscar_powerpc_ops): Derive from ravenscar_arch_ops. (ppc_ravenscar_powerpc_ops::fetch_registers) (ppc_ravenscar_powerpc_ops::store_registers): Now methods. (ppc_ravenscar_powerpc_ops): Redefine. (struct ppc_ravenscar_e500_ops): Derive from ravenscar_arch_ops. (ppc_ravenscar_e500_ops::fetch_registers) (ppc_ravenscar_e500_ops::store_registers): Now methods. (ppc_ravenscar_e500_ops): Redefine. * aarch64-ravenscar-thread.c (aarch64_ravenscar_generic_prepare_to_store): Remove. (struct aarch64_ravenscar_ops): Derive from ravenscar_arch_ops. (aarch64_ravenscar_fetch_registers) (aarch64_ravenscar_store_registers): Now methods. (aarch64_ravenscar_ops): Redefine.
195 lines
5.5 KiB
C
195 lines
5.5 KiB
C
/* Ravenscar Aarch64 target support.
|
|
|
|
Copyright (C) 2017-2019 Free Software Foundation, Inc.
|
|
|
|
This file is part of GDB.
|
|
|
|
This program is free software; you can redistribute it and/or modify
|
|
it under the terms of the GNU General Public License as published by
|
|
the Free Software Foundation; either version 3 of the License, or
|
|
(at your option) any later version.
|
|
|
|
This program is distributed in the hope that it will be useful,
|
|
but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
GNU General Public License for more details.
|
|
|
|
You should have received a copy of the GNU General Public License
|
|
along with this program. If not, see <http://www.gnu.org/licenses/>. */
|
|
|
|
#include "defs.h"
|
|
#include "gdbcore.h"
|
|
#include "regcache.h"
|
|
#include "aarch64-tdep.h"
|
|
#include "inferior.h"
|
|
#include "ravenscar-thread.h"
|
|
#include "aarch64-ravenscar-thread.h"
|
|
|
|
#define NO_OFFSET -1
|
|
|
|
/* See aarch64-tdep.h for register numbers. */
|
|
|
|
static const int aarch64_context_offsets[] =
|
|
{
|
|
/* X0 - X28 */
|
|
NO_OFFSET, NO_OFFSET, NO_OFFSET, NO_OFFSET,
|
|
NO_OFFSET, NO_OFFSET, NO_OFFSET, NO_OFFSET,
|
|
NO_OFFSET, NO_OFFSET, NO_OFFSET, NO_OFFSET,
|
|
NO_OFFSET, NO_OFFSET, NO_OFFSET, NO_OFFSET,
|
|
NO_OFFSET, NO_OFFSET, NO_OFFSET, 0,
|
|
8, 16, 24, 32,
|
|
40, 48, 56, 64,
|
|
72,
|
|
|
|
/* FP, LR, SP, PC, CPSR */
|
|
/* Note that as task switch is synchronous, PC is in fact the LR here */
|
|
80, 88, 96, 88,
|
|
NO_OFFSET,
|
|
|
|
/* Q0 - Q31 */
|
|
112, 128, 144, 160,
|
|
176, 192, 208, 224,
|
|
240, 256, 272, 288,
|
|
304, 320, 336, 352,
|
|
368, 384, 400, 416,
|
|
432, 448, 464, 480,
|
|
496, 512, 528, 544,
|
|
560, 576, 592, 608,
|
|
|
|
/* FPSR, FPCR */
|
|
104, 108,
|
|
|
|
/* FPU Saved field */
|
|
624
|
|
};
|
|
|
|
/* The register layout info. */
|
|
|
|
struct ravenscar_reg_info
|
|
{
|
|
/* A table providing the offset relative to the context structure
|
|
where each register is saved. */
|
|
const int *context_offsets;
|
|
|
|
/* The number of elements in the context_offsets table above. */
|
|
int context_offsets_size;
|
|
};
|
|
|
|
/* supply register REGNUM, which has been saved on REGISTER_ADDR, to the
|
|
regcache. */
|
|
|
|
static void
|
|
supply_register_at_address (struct regcache *regcache, int regnum,
|
|
CORE_ADDR register_addr)
|
|
{
|
|
struct gdbarch *gdbarch = regcache->arch ();
|
|
int buf_size = register_size (gdbarch, regnum);
|
|
gdb_byte *buf;
|
|
|
|
buf = (gdb_byte *) alloca (buf_size);
|
|
read_memory (register_addr, buf, buf_size);
|
|
regcache->raw_supply (regnum, buf);
|
|
}
|
|
|
|
/* Return true if, for a non-running thread, REGNUM has been saved on the
|
|
Thread_Descriptor. */
|
|
|
|
static int
|
|
register_in_thread_descriptor_p (const struct ravenscar_reg_info *reg_info,
|
|
int regnum)
|
|
{
|
|
/* Check FPU registers */
|
|
return (regnum < reg_info->context_offsets_size
|
|
&& reg_info->context_offsets[regnum] != NO_OFFSET);
|
|
}
|
|
|
|
/* to_fetch_registers when inferior_ptid is different from the running
|
|
thread. */
|
|
|
|
static void
|
|
aarch64_ravenscar_generic_fetch_registers
|
|
(const struct ravenscar_reg_info *reg_info,
|
|
struct regcache *regcache, int regnum)
|
|
{
|
|
struct gdbarch *gdbarch = regcache->arch ();
|
|
const int num_regs = gdbarch_num_regs (gdbarch);
|
|
int current_regnum;
|
|
CORE_ADDR current_address;
|
|
CORE_ADDR thread_descriptor_address;
|
|
|
|
/* The tid is the thread_id field, which is a pointer to the thread. */
|
|
thread_descriptor_address = (CORE_ADDR) inferior_ptid.tid ();
|
|
|
|
/* Read registers. */
|
|
for (current_regnum = 0; current_regnum < num_regs; current_regnum++)
|
|
{
|
|
if (register_in_thread_descriptor_p (reg_info, current_regnum))
|
|
{
|
|
current_address = thread_descriptor_address
|
|
+ reg_info->context_offsets[current_regnum];
|
|
supply_register_at_address (regcache, current_regnum,
|
|
current_address);
|
|
}
|
|
}
|
|
}
|
|
|
|
/* to_store_registers when inferior_ptid is different from the running
|
|
thread. */
|
|
|
|
static void
|
|
aarch64_ravenscar_generic_store_registers
|
|
(const struct ravenscar_reg_info *reg_info,
|
|
struct regcache *regcache, int regnum)
|
|
{
|
|
struct gdbarch *gdbarch = regcache->arch ();
|
|
int buf_size = register_size (gdbarch, regnum);
|
|
gdb_byte buf[buf_size];
|
|
ULONGEST register_address;
|
|
|
|
if (register_in_thread_descriptor_p (reg_info, regnum))
|
|
register_address
|
|
= inferior_ptid.tid () + reg_info->context_offsets [regnum];
|
|
else
|
|
return;
|
|
|
|
regcache->raw_collect (regnum, buf);
|
|
write_memory (register_address,
|
|
buf,
|
|
buf_size);
|
|
}
|
|
|
|
/* The ravenscar_reg_info for most Aarch64 targets. */
|
|
|
|
static const struct ravenscar_reg_info aarch64_reg_info =
|
|
{
|
|
aarch64_context_offsets,
|
|
ARRAY_SIZE (aarch64_context_offsets),
|
|
};
|
|
|
|
struct aarch64_ravenscar_ops : public ravenscar_arch_ops
|
|
{
|
|
void fetch_registers (struct regcache *regcache, int regnum) override
|
|
{
|
|
aarch64_ravenscar_generic_fetch_registers
|
|
(&aarch64_reg_info, regcache, regnum);
|
|
}
|
|
|
|
void store_registers (struct regcache *regcache, int regnum) override
|
|
{
|
|
aarch64_ravenscar_generic_store_registers
|
|
(&aarch64_reg_info, regcache, regnum);
|
|
}
|
|
};
|
|
|
|
/* The ravenscar_arch_ops vector for most Aarch64 targets. */
|
|
|
|
static struct aarch64_ravenscar_ops aarch64_ravenscar_ops;
|
|
|
|
/* Register aarch64_ravenscar_ops in GDBARCH. */
|
|
|
|
void
|
|
register_aarch64_ravenscar_ops (struct gdbarch *gdbarch)
|
|
{
|
|
set_gdbarch_ravenscar_ops (gdbarch, &aarch64_ravenscar_ops);
|
|
}
|