binutils-gdb/sim/testsuite/frv/cckv.cgs
Mike Frysinger 1368b914e9 sim: testsuite: flatten tree
Now that all port tests live under testsuite/sim/*/, and none live
in testsuite/ directly, flatten the structure by moving all of the
dirs under testsuite/sim/ to testsuite/ directly.

We need to stop passing --tool to dejagnu so that it searches all
dirs and not just ones that start with "sim".  Since we have no
other dirs in this tree, and no plans to add any, should be fine.
2021-01-15 19:18:34 -05:00

491 lines
8.9 KiB
Plaintext

# frv testcase for cckv $ICCi,$CCj_int,$CCi,$cond
# mach: all
.include "testutils.inc"
start
.global cckv
cckv:
set_spr_immed 0x5b1b,cccr
set_icc 0x0 0
cckv icc0,cc7,cc0,1
test_spr_immed 0x9b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x1 0
cckv icc0,cc7,cc0,1
test_spr_immed 0x9b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x2 0
cckv icc0,cc7,cc0,1
test_spr_immed 0xdb1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x3 0
cckv icc0,cc7,cc0,1
test_spr_immed 0xdb1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x4 0
cckv icc0,cc7,cc0,1
test_spr_immed 0x9b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x5 0
cckv icc0,cc7,cc0,1
test_spr_immed 0x9b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x6 0
cckv icc0,cc7,cc0,1
test_spr_immed 0xdb1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x7 0
cckv icc0,cc7,cc0,1
test_spr_immed 0xdb1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x8 0
cckv icc0,cc7,cc4,1
test_spr_immed 0x9b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x9 0
cckv icc0,cc7,cc4,1
test_spr_immed 0x9b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xa 0
cckv icc0,cc7,cc4,1
test_spr_immed 0xdb1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xb 0
cckv icc0,cc7,cc4,1
test_spr_immed 0xdb1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xc 0
cckv icc0,cc7,cc4,1
test_spr_immed 0x9b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xd 0
cckv icc0,cc7,cc4,1
test_spr_immed 0x9b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xe 0
cckv icc0,cc7,cc4,1
test_spr_immed 0xdb1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xf 0
cckv icc0,cc7,cc4,1
test_spr_immed 0xdb1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x0 0
cckv icc0,cc7,cc0,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x1 0
cckv icc0,cc7,cc0,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x2 0
cckv icc0,cc7,cc0,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x3 0
cckv icc0,cc7,cc0,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x4 0
cckv icc0,cc7,cc0,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x5 0
cckv icc0,cc7,cc0,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x6 0
cckv icc0,cc7,cc0,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x7 0
cckv icc0,cc7,cc0,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x8 0
cckv icc0,cc7,cc4,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x9 0
cckv icc0,cc7,cc4,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xa 0
cckv icc0,cc7,cc4,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xb 0
cckv icc0,cc7,cc4,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xc 0
cckv icc0,cc7,cc4,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xd 0
cckv icc0,cc7,cc4,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xe 0
cckv icc0,cc7,cc4,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xf 0
cckv icc0,cc7,cc4,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x0 0
cckv icc0,cc7,cc1,0
test_spr_immed 0x9b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x1 0
cckv icc0,cc7,cc1,0
test_spr_immed 0x9b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x2 0
cckv icc0,cc7,cc1,0
test_spr_immed 0xdb1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x3 0
cckv icc0,cc7,cc1,0
test_spr_immed 0xdb1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x4 0
cckv icc0,cc7,cc1,0
test_spr_immed 0x9b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x5 0
cckv icc0,cc7,cc1,0
test_spr_immed 0x9b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x6 0
cckv icc0,cc7,cc1,0
test_spr_immed 0xdb1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x7 0
cckv icc0,cc7,cc1,0
test_spr_immed 0xdb1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x8 0
cckv icc0,cc7,cc5,0
test_spr_immed 0x9b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x9 0
cckv icc0,cc7,cc5,0
test_spr_immed 0x9b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xa 0
cckv icc0,cc7,cc5,0
test_spr_immed 0xdb1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xb 0
cckv icc0,cc7,cc5,0
test_spr_immed 0xdb1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xc 0
cckv icc0,cc7,cc5,0
test_spr_immed 0x9b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xd 0
cckv icc0,cc7,cc5,0
test_spr_immed 0x9b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xe 0
cckv icc0,cc7,cc5,0
test_spr_immed 0xdb1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xf 0
cckv icc0,cc7,cc5,0
test_spr_immed 0xdb1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x0 0
cckv icc0,cc7,cc1,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x1 0
cckv icc0,cc7,cc1,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x2 0
cckv icc0,cc7,cc1,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x3 0
cckv icc0,cc7,cc1,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x4 0
cckv icc0,cc7,cc1,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x5 0
cckv icc0,cc7,cc1,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x6 0
cckv icc0,cc7,cc1,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x7 0
cckv icc0,cc7,cc1,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x8 0
cckv icc0,cc7,cc5,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x9 0
cckv icc0,cc7,cc5,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xa 0
cckv icc0,cc7,cc5,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xb 0
cckv icc0,cc7,cc5,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xc 0
cckv icc0,cc7,cc5,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xd 0
cckv icc0,cc7,cc5,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xe 0
cckv icc0,cc7,cc5,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xf 0
cckv icc0,cc7,cc5,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x0 0
cckv icc0,cc7,cc2,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x1 0
cckv icc0,cc7,cc2,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x2 0
cckv icc0,cc7,cc2,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x3 0
cckv icc0,cc7,cc2,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x4 0
cckv icc0,cc7,cc2,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x5 0
cckv icc0,cc7,cc2,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x6 0
cckv icc0,cc7,cc2,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x7 0
cckv icc0,cc7,cc2,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x8 0
cckv icc0,cc7,cc6,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x9 0
cckv icc0,cc7,cc6,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xa 0
cckv icc0,cc7,cc6,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xb 0
cckv icc0,cc7,cc6,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xc 0
cckv icc0,cc7,cc6,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xd 0
cckv icc0,cc7,cc6,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xe 0
cckv icc0,cc7,cc6,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xf 0
cckv icc0,cc7,cc6,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x0 0
cckv icc0,cc7,cc3,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x1 0
cckv icc0,cc7,cc3,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x2 0
cckv icc0,cc7,cc3,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x3 0
cckv icc0,cc7,cc3,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x4 0
cckv icc0,cc7,cc3,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x5 0
cckv icc0,cc7,cc3,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x6 0
cckv icc0,cc7,cc3,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x7 0
cckv icc0,cc7,cc3,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x8 0
cckv icc0,cc7,cc7,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0x9 0
cckv icc0,cc7,cc7,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xa 0
cckv icc0,cc7,cc7,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xb 0
cckv icc0,cc7,cc7,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xc 0
cckv icc0,cc7,cc7,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xd 0
cckv icc0,cc7,cc7,1
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xe 0
cckv icc0,cc7,cc7,0
test_spr_immed 0x1b1b,cccr
set_spr_immed 0x5b1b,cccr
set_icc 0xf 0
cckv icc0,cc7,cc7,1
test_spr_immed 0x1b1b,cccr
pass