binutils-gdb/opcodes
Jim Wilson 21a186f280 RISC-V: Add compressed instruction hints, and a few misc cleanups.
gas/
	* config/tc-riscv.c (risc_ip) <o>: Add comment.
	* testsuite/gas/riscv/c-nonzero-imm.d,
	* testsuite/gas/riscv/c-nonzero-imm.l,
	* testsuite/gas/riscv/c-nonzero-imm.s,
	* testsuite/gas/riscv/c-nonzero-reg.d,
	* testsuite/gas/riscv/c-nonzero-reg.l,
	* testsuite/gas/riscv/c-nonzero-reg.s,
	* testsuite/gas/riscv/c-zero-imm-64.d,
	* testsuite/gas/riscv/c-zero-imm-64.s,
	* testsuite/gas/riscv/c-zero-imm.d, testsuite/gas/riscv/c-zero-imm.s,
	* testsuite/gas/riscv/c-zero-reg.d,
	* testsuite/gas/riscv/c-zero-reg.s: New.

	opcodes/
	* riscv-opc.c (match_c_add_with_hint, match_c_lui_with_hint): New.
	(riscv_opcodes) <li>: Delete "d,0" line.  Change Cj to Co.
	<andi, and, add, addiw, addw, c.addi>: Change Cj to Co.
	<add>: Add explanatory comment for 4-operand add instruction.
	<c.nop>: Add support for immediate operand.
	<c.mv, c.add>: Use match_c_add_with_hint instead of match_c_add.
	<c.lui>: Use match_c_lui_with_hint instead of match_c_lui.
	<c.li, c.slli>: Use match_opcode instead of match_rd_nonzero.
2017-12-20 13:37:44 -08:00
..
po Support --localedir, --datarootdir and --datadir 2017-11-29 20:10:52 +10:30
.gitignore
aarch64-asm-2.c Adds the new Fields and Operand types for the new instructions in Armv8.4-a. 2017-11-09 16:29:04 +00:00
aarch64-asm.c Correct disassembly of dot product instructions. 2017-12-19 12:21:12 +00:00
aarch64-asm.h Adds the new Fields and Operand types for the new instructions in Armv8.4-a. 2017-11-09 16:29:04 +00:00
aarch64-dis-2.c Add assembler and disassembler support for the new Armv8.4-a instructions for AArch64. 2017-11-16 16:27:35 +00:00
aarch64-dis.c Correct disassembly of dot product instructions. 2017-12-19 12:21:12 +00:00
aarch64-dis.h Adds the new Fields and Operand types for the new instructions in Armv8.4-a. 2017-11-09 16:29:04 +00:00
aarch64-gen.c
aarch64-opc-2.c Adds the new Fields and Operand types for the new instructions in Armv8.4-a. 2017-11-09 16:29:04 +00:00
aarch64-opc.c Correct disassembly of dot product instructions. 2017-12-19 12:21:12 +00:00
aarch64-opc.h Adds the new Fields and Operand types for the new instructions in Armv8.4-a. 2017-11-09 16:29:04 +00:00
aarch64-tbl.h Correct disassembly of dot product instructions. 2017-12-19 12:21:12 +00:00
aclocal.m4
alpha-dis.c
alpha-opc.c
arc-dis.c [ARC] Improve printing of pc-relative instructions. 2017-11-21 14:56:16 +01:00
arc-dis.h
arc-ext-tbl.h
arc-ext.c
arc-ext.h
arc-fxi.h
arc-nps400-tbl.h opcodes/arc: Fix incorrect insn_class for some nps insns 2017-11-07 20:24:21 +00:00
arc-opc.c [ARC] Fix handling of ARCv2 H-register class. 2017-11-22 10:46:45 +01:00
arc-regs.h
arc-tbl.h [ARC] Sync opcode data base. 2017-11-03 14:38:05 +01:00
arm-dis.c Adds command line support for Armv8.4-A, via the new command line option -march=armv8.4-a. Add support for "+dotprod" ARM feature (required for ARMv8.4-A). Add assembler and disassembler support for new FP16 instructions introduced in Armv8.4-A 2017-11-08 13:15:12 +00:00
avr-dis.c
bfin-dis.c
cgen-asm.c
cgen-asm.in
cgen-bitset.c
cgen-dis.c
cgen-dis.in
cgen-ibld.in
cgen-opc.c
cgen.sh
ChangeLog RISC-V: Add compressed instruction hints, and a few misc cleanups. 2017-12-20 13:37:44 -08:00
ChangeLog-0001
ChangeLog-0203
ChangeLog-2004
ChangeLog-2005
ChangeLog-2006
ChangeLog-2007
ChangeLog-2008
ChangeLog-2009
ChangeLog-2010
ChangeLog-2011
ChangeLog-2012
ChangeLog-2013
ChangeLog-2014
ChangeLog-2015
ChangeLog-2016
ChangeLog-9297
ChangeLog-9899
config.in
configure
configure.ac
configure.com
cr16-dis.c PR22348, conflicting global vars in crx and cr16 2017-10-25 22:14:58 +10:30
cr16-opc.c
cris-dis.c
cris-opc.c
crx-dis.c PR22348, conflicting global vars in crx and cr16 2017-10-25 22:14:58 +10:30
crx-opc.c PR22348, conflicting global vars in crx and cr16 2017-10-25 22:14:58 +10:30
d10v-dis.c
d10v-opc.c
d30v-dis.c
d30v-opc.c
dep-in.sed
dis-buf.c
dis-init.c
disassemble.c Fix disassembly for PowerPC 2017-12-15 19:52:49 +10:30
disassemble.h
dlx-dis.c
epiphany-asm.c
epiphany-desc.c
epiphany-desc.h
epiphany-dis.c
epiphany-ibld.c
epiphany-opc.c
epiphany-opc.h
fr30-asm.c
fr30-desc.c
fr30-desc.h
fr30-dis.c
fr30-ibld.c
fr30-opc.c
fr30-opc.h
frv-asm.c
frv-desc.c
frv-desc.h
frv-dis.c
frv-ibld.c
frv-opc.c
frv-opc.h
ft32-dis.c FT32: support for FT32B processor - part 1 2017-10-12 18:41:29 -07:00
ft32-opc.c FT32: support for FT32B processor - part 1 2017-10-12 18:41:29 -07:00
h8300-dis.c
h8500-dis.c
h8500-opc.h
hppa-dis.c
i370-dis.c
i370-opc.c
i386-dis-evex.h x86: add support for AVX-512 VPCMP*{B,W} pseudo-ops 2017-11-14 08:42:26 +01:00
i386-dis.c x86: don't omit disambiguating suffixes from "fi*" 2017-11-24 08:42:04 +01:00
i386-gen.c x86: fold certain AVX and AVX2 templates 2017-12-18 09:37:15 +01:00
i386-init.h x86: fold RegXMM/RegYMM/RegZMM into RegSIMD 2017-12-18 09:36:14 +01:00
i386-opc.c
i386-opc.h x86: fold certain AVX and AVX2 templates 2017-12-18 09:37:15 +01:00
i386-opc.tbl x86: fold certain AVX and AVX2 templates 2017-12-18 09:37:15 +01:00
i386-reg.tbl x86: fold RegXMM/RegYMM/RegZMM into RegSIMD 2017-12-18 09:36:14 +01:00
i386-tbl.h x86: fold certain AVX and AVX2 templates 2017-12-18 09:37:15 +01:00
i860-dis.c
i960-dis.c
ia64-asmtab.c
ia64-asmtab.h
ia64-dis.c
ia64-gen.c
ia64-ic.tbl
ia64-opc-a.c
ia64-opc-b.c
ia64-opc-d.c
ia64-opc-f.c
ia64-opc-i.c
ia64-opc-m.c
ia64-opc-x.c
ia64-opc.c
ia64-opc.h
ia64-raw.tbl
ia64-war.tbl
ia64-waw.tbl
ip2k-asm.c
ip2k-desc.c
ip2k-desc.h
ip2k-dis.c
ip2k-ibld.c
ip2k-opc.c
ip2k-opc.h
iq2000-asm.c
iq2000-desc.c
iq2000-desc.h
iq2000-dis.c
iq2000-ibld.c
iq2000-opc.c
iq2000-opc.h
lm32-asm.c
lm32-desc.c
lm32-desc.h
lm32-dis.c
lm32-ibld.c
lm32-opc.c
lm32-opc.h
lm32-opinst.c
m32c-asm.c
m32c-desc.c
m32c-desc.h
m32c-dis.c
m32c-ibld.c
m32c-opc.c
m32c-opc.h
m32r-asm.c
m32r-desc.c
m32r-desc.h
m32r-dis.c
m32r-ibld.c
m32r-opc.c
m32r-opc.h
m32r-opinst.c
m68hc11-dis.c
m68hc11-opc.c
m68k-dis.c
m68k-opc.c
m88k-dis.c
m10200-dis.c
m10200-opc.c
m10300-dis.c
m10300-opc.c
MAINTAINERS
Makefile.am
Makefile.in
makefile.vms
mcore-dis.c
mcore-opc.h
mep-asm.c
mep-desc.c
mep-desc.h
mep-dis.c
mep-ibld.c
mep-opc.c
mep-opc.h
metag-dis.c
microblaze-dis.c
microblaze-dis.h
microblaze-opc.h
microblaze-opcm.h
micromips-opc.c
mips16-opc.c
mips-dis.c
mips-formats.h
mips-opc.c
mmix-dis.c
mmix-opc.c
moxie-dis.c
moxie-opc.c
msp430-decode.c
msp430-decode.opc
msp430-dis.c
mt-asm.c
mt-desc.c
mt-desc.h
mt-dis.c
mt-ibld.c
mt-opc.c
mt-opc.h
nds32-asm.c
nds32-asm.h
nds32-dis.c
nds32-opc.h
nios2-dis.c
nios2-opc.c
ns32k-dis.c
opc2c.c
opintl.h ngettext support 2017-11-07 15:52:52 +10:30
or1k-asm.c
or1k-desc.c
or1k-desc.h
or1k-dis.c
or1k-ibld.c
or1k-opc.c
or1k-opc.h
or1k-opinst.c
pdp11-dis.c
pdp11-opc.c
pj-dis.c
pj-opc.c
ppc-dis.c Use consistent types for holding instructions, instruction masks, etc. 2017-12-01 11:20:15 -06:00
ppc-opc.c Fix "FAIL: VLE relocations 3" 2017-12-03 21:54:47 +10:30
pru-dis.c
pru-opc.c
riscv-dis.c
riscv-opc.c RISC-V: Add compressed instruction hints, and a few misc cleanups. 2017-12-20 13:37:44 -08:00
rl78-decode.c
rl78-decode.opc
rl78-dis.c
rx-decode.c
rx-decode.opc
rx-dis.c
s390-dis.c
s390-mkopc.c
s390-opc.c
s390-opc.txt
score7-dis.c
score-dis.c
score-opc.h
sh64-dis.c
sh64-opc.c
sh64-opc.h
sh-dis.c
sh-opc.h
sparc-dis.c
sparc-opc.c
spu-dis.c
spu-opc.c
stamp-h.in
sysdep.h
tic4x-dis.c
tic6x-dis.c
tic30-dis.c
tic54x-dis.c
tic54x-opc.c
tic80-dis.c
tic80-opc.c
tilegx-dis.c
tilegx-opc.c
tilepro-dis.c
tilepro-opc.c
v850-dis.c
v850-opc.c
vax-dis.c
visium-dis.c [Visium] Disassemble the operands of the stop instruction. 2017-10-18 16:30:24 +02:00
visium-opc.c
w65-dis.c
w65-opc.h
wasm32-dis.c
xc16x-asm.c
xc16x-desc.c
xc16x-desc.h
xc16x-dis.c
xc16x-ibld.c
xc16x-opc.c
xc16x-opc.h
xgate-dis.c
xgate-opc.c
xstormy16-asm.c
xstormy16-desc.c
xstormy16-desc.h
xstormy16-dis.c
xstormy16-ibld.c
xstormy16-opc.c
xstormy16-opc.h
xtensa-dis.c
z8k-dis.c
z8k-opc.h
z8kgen.c
z80-dis.c