mirror of
https://sourceware.org/git/binutils-gdb.git
synced 2024-12-21 04:42:53 +08:00
1368b914e9
Now that all port tests live under testsuite/sim/*/, and none live in testsuite/ directly, flatten the structure by moving all of the dirs under testsuite/sim/ to testsuite/ directly. We need to stop passing --tool to dejagnu so that it searches all dirs and not just ones that start with "sim". Since we have no other dirs in this tree, and no plans to add any, should be fine.
986 lines
33 KiB
Plaintext
986 lines
33 KiB
Plaintext
# frv testcase for fdcmps $FRi,$FRj,$FCCi_2
|
|
# mach: fr500 fr550 frv
|
|
|
|
.include "testutils.inc"
|
|
|
|
float_constants
|
|
start
|
|
load_float_constants
|
|
load_float_constants1
|
|
|
|
.global fdcmps
|
|
fdcmps:
|
|
set_fcc 0x7,0 ; Set mask opposite of expected
|
|
set_fcc 0x7,1 ; Set mask opposite of expected
|
|
fdcmps fr0,fr0,fcc0
|
|
test_fcc 0x8,0
|
|
test_fcc 0x8,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr0,fr4,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr0,fr8,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr0,fr12,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr0,fr16,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr0,fr20,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr0,fr24,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr0,fr28,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr0,fr32,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr0,fr36,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr0,fr40,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr0,fr44,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr0,fr48,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr0,fr52,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr0,fr56,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr0,fr60,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr4,fr0,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0x7,0 ; Set mask opposite of expected
|
|
set_fcc 0x7,1 ; Set mask opposite of expected
|
|
fdcmps fr4,fr4,fcc0
|
|
test_fcc 0x8,0
|
|
test_fcc 0x8,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr4,fr8,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr4,fr12,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr4,fr16,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr4,fr20,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr4,fr24,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr4,fr28,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr4,fr32,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr4,fr36,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr4,fr40,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr4,fr44,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr4,fr48,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr4,fr52,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr4,fr56,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr4,fr60,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr8,fr0,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr8,fr4,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0x7,0 ; Set mask opposite of expected
|
|
set_fcc 0x7,1 ; Set mask opposite of expected
|
|
fdcmps fr8,fr8,fcc0
|
|
test_fcc 0x8,0
|
|
test_fcc 0x8,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr8,fr12,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr8,fr16,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr8,fr20,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr8,fr24,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr8,fr28,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr8,fr32,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr8,fr36,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr8,fr40,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr8,fr44,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr8,fr48,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr8,fr52,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr8,fr56,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr8,fr60,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr12,fr0,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr12,fr4,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr12,fr8,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0x7,0 ; Set mask opposite of expected
|
|
set_fcc 0x7,1 ; Set mask opposite of expected
|
|
fdcmps fr12,fr12,fcc0
|
|
test_fcc 0x8,0
|
|
test_fcc 0x8,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr12,fr16,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr12,fr20,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr12,fr24,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr12,fr28,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr12,fr32,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr12,fr36,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr12,fr40,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr12,fr44,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr12,fr48,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr12,fr52,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr12,fr56,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr12,fr60,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr16,fr0,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr16,fr4,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr16,fr8,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr16,fr12,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0x7,0 ; Set mask opposite of expected
|
|
set_fcc 0x7,1 ; Set mask opposite of expected
|
|
fdcmps fr16,fr16,fcc0
|
|
test_fcc 0x8,0
|
|
test_fcc 0x8,1
|
|
set_fcc 0x7,0 ; Set mask opposite of expected
|
|
set_fcc 0x7,1 ; Set mask opposite of expected
|
|
fdcmps fr16,fr20,fcc0
|
|
test_fcc 0x8,0
|
|
test_fcc 0x8,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr16,fr24,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr16,fr28,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr16,fr32,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr16,fr36,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr16,fr40,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr16,fr44,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr16,fr48,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr16,fr52,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr16,fr56,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr16,fr60,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr20,fr0,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr20,fr4,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr20,fr8,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr20,fr12,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0x7,0 ; Set mask opposite of expected
|
|
set_fcc 0x7,1 ; Set mask opposite of expected
|
|
fdcmps fr20,fr16,fcc0
|
|
test_fcc 0x8,0
|
|
test_fcc 0x8,1
|
|
set_fcc 0x7,0 ; Set mask opposite of expected
|
|
set_fcc 0x7,1 ; Set mask opposite of expected
|
|
fdcmps fr20,fr20,fcc0
|
|
test_fcc 0x8,0
|
|
test_fcc 0x8,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr20,fr24,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr20,fr28,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr20,fr32,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr20,fr36,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr20,fr40,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr20,fr44,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr20,fr48,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr20,fr52,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr20,fr56,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr20,fr60,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr24,fr0,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr24,fr4,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr24,fr8,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr24,fr12,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr24,fr16,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr24,fr20,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0x7,0 ; Set mask opposite of expected
|
|
set_fcc 0x7,1 ; Set mask opposite of expected
|
|
fdcmps fr24,fr24,fcc0
|
|
test_fcc 0x8,0
|
|
test_fcc 0x8,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr24,fr28,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr24,fr32,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr24,fr36,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr24,fr40,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr24,fr44,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr24,fr48,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr24,fr52,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr24,fr56,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr24,fr60,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr28,fr0,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr28,fr4,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr28,fr8,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr28,fr12,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr28,fr16,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr28,fr20,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr28,fr24,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0x7,0 ; Set mask opposite of expected
|
|
set_fcc 0x7,1 ; Set mask opposite of expected
|
|
fdcmps fr28,fr28,fcc0
|
|
test_fcc 0x8,0
|
|
test_fcc 0x8,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr28,fr32,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr28,fr36,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr28,fr40,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr28,fr44,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr28,fr48,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr28,fr52,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr28,fr56,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr28,fr60,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr48,fr0,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr48,fr4,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr48,fr8,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr48,fr12,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr48,fr16,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr48,fr20,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr48,fr24,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr48,fr28,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr48,fr32,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr48,fr36,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr48,fr40,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr48,fr44,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0x7,0 ; Set mask opposite of expected
|
|
set_fcc 0x7,1 ; Set mask opposite of expected
|
|
fdcmps fr48,fr48,fcc0
|
|
test_fcc 0x8,0
|
|
test_fcc 0x8,1
|
|
set_fcc 0xb,0 ; Set mask opposite of expected
|
|
set_fcc 0xb,1 ; Set mask opposite of expected
|
|
fdcmps fr48,fr52,fcc0
|
|
test_fcc 0x4,0
|
|
test_fcc 0x4,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr48,fr56,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr48,fr60,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr52,fr0,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr52,fr4,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr52,fr8,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr52,fr12,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr52,fr16,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr52,fr20,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr52,fr24,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr52,fr28,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr52,fr32,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr52,fr36,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr52,fr40,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr52,fr44,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0xd,0 ; Set mask opposite of expected
|
|
set_fcc 0xd,1 ; Set mask opposite of expected
|
|
fdcmps fr52,fr48,fcc0
|
|
test_fcc 0x2,0
|
|
test_fcc 0x2,1
|
|
set_fcc 0x7,0 ; Set mask opposite of expected
|
|
set_fcc 0x7,1 ; Set mask opposite of expected
|
|
fdcmps fr52,fr52,fcc0
|
|
test_fcc 0x8,0
|
|
test_fcc 0x8,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr52,fr56,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr52,fr60,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr56,fr0,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr56,fr4,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr56,fr8,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr56,fr12,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr56,fr16,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr56,fr20,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr56,fr24,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr56,fr28,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr56,fr32,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr56,fr36,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr56,fr40,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr56,fr44,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr56,fr48,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr56,fr52,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr56,fr56,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr56,fr60,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr60,fr0,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr60,fr4,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr60,fr8,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr60,fr12,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr60,fr16,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr60,fr20,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr60,fr24,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr60,fr28,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr60,fr32,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr60,fr36,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr60,fr40,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr60,fr44,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr60,fr48,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr60,fr52,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr60,fr56,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
set_fcc 0xe,0 ; Set mask opposite of expected
|
|
set_fcc 0xe,1 ; Set mask opposite of expected
|
|
fdcmps fr60,fr60,fcc0
|
|
test_fcc 0x1,0
|
|
test_fcc 0x1,1
|
|
|
|
pass
|