2009-09-24 04:01:47 +08:00
|
|
|
#ifndef MICROBLAZE_SIM_MAIN
|
|
|
|
#define MICROBLAZE_SIM_MAIN
|
|
|
|
|
2013-01-01 14:41:43 +08:00
|
|
|
/* Copyright 2009-2013 Free Software Foundation, Inc.
|
2009-09-24 04:01:47 +08:00
|
|
|
|
|
|
|
This file is part of the Xilinx MicroBlaze simulator.
|
|
|
|
|
|
|
|
This library is free software; you can redistribute it and/or modify
|
|
|
|
it under the terms of the GNU General Public License as published by
|
|
|
|
the Free Software Foundation; either version 3 of the License, or
|
|
|
|
(at your option) any later version.
|
|
|
|
|
|
|
|
This program is distributed in the hope that it will be useful,
|
|
|
|
but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
GNU General Public License for more details.
|
|
|
|
|
|
|
|
You should have received a copy of the GNU General Public License
|
2012-12-19 15:18:22 +08:00
|
|
|
along with this program; if not, see <http://www.gnu.org/licenses/>. */
|
2009-09-24 04:01:47 +08:00
|
|
|
|
|
|
|
#include "microblaze.h"
|
|
|
|
#include "sim-basics.h"
|
|
|
|
typedef address_word sim_cia;
|
|
|
|
#include "sim-base.h"
|
|
|
|
|
|
|
|
/* The machine state.
|
|
|
|
This state is maintained in host byte order. The
|
|
|
|
fetch/store register functions must translate between host
|
|
|
|
byte order and the target processor byte order.
|
|
|
|
Keeping this data in target byte order simplifies the register
|
|
|
|
read/write functions. Keeping this data in native order improves
|
|
|
|
the performance of the simulator. Simulation speed is deemed more
|
|
|
|
important. */
|
|
|
|
|
|
|
|
/* The ordering of the microblaze_regset structure is matched in the
|
|
|
|
gdb/config/microblaze/tm-microblaze.h file in the REGISTER_NAMES macro. */
|
|
|
|
struct microblaze_regset
|
|
|
|
{
|
|
|
|
word regs[32]; /* primary registers */
|
|
|
|
word spregs[2]; /* pc + msr */
|
|
|
|
int cycles;
|
|
|
|
int insts;
|
|
|
|
int exception;
|
|
|
|
unsigned long msize;
|
|
|
|
unsigned char *memory;
|
|
|
|
ubyte imm_enable;
|
|
|
|
half imm_high;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct _sim_cpu {
|
|
|
|
struct microblaze_regset microblaze_cpu;
|
|
|
|
sim_cpu_base base;
|
|
|
|
};
|
|
|
|
|
|
|
|
#define MAX_NR_PROCESSORS 1
|
|
|
|
struct sim_state {
|
|
|
|
sim_cpu cpu[MAX_NR_PROCESSORS];
|
|
|
|
#define STATE_CPU(sd, n) (&(sd)->cpu[0])
|
|
|
|
sim_state_base base;
|
|
|
|
};
|
|
|
|
#endif /* MICROBLAZE_SIM_MAIN */
|
|
|
|
|