1997-03-07 17:15:56 +08:00
|
|
|
/* This file is part of the program psim.
|
|
|
|
|
|
|
|
Copyright (C) 1994-1997, Andrew Cagney <cagney@highland.com.au>
|
|
|
|
|
|
|
|
This program is free software; you can redistribute it and/or modify
|
|
|
|
it under the terms of the GNU General Public License as published by
|
|
|
|
the Free Software Foundation; either version 2 of the License, or
|
|
|
|
(at your option) any later version.
|
|
|
|
|
|
|
|
This program is distributed in the hope that it will be useful,
|
|
|
|
but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
GNU General Public License for more details.
|
|
|
|
|
|
|
|
You should have received a copy of the GNU General Public License
|
|
|
|
along with this program; if not, write to the Free Software
|
|
|
|
Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
|
|
|
|
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
|
|
#ifndef N
|
|
|
|
#error "N must be #defined"
|
|
|
|
#endif
|
1997-11-05 16:17:26 +08:00
|
|
|
#ifndef M
|
|
|
|
#define M N
|
|
|
|
#endif
|
1997-03-07 17:15:56 +08:00
|
|
|
|
1997-05-02 16:41:15 +08:00
|
|
|
#include "sim-xcat.h"
|
|
|
|
|
1997-03-07 17:15:56 +08:00
|
|
|
/* NOTE: see end of file for #undef of these macros */
|
1997-11-05 16:17:26 +08:00
|
|
|
|
|
|
|
#define unsigned_M XCONCAT2(unsigned_,M)
|
|
|
|
|
|
|
|
#define T2H_M XCONCAT2(T2H_,M)
|
|
|
|
#define H2T_M XCONCAT2(H2T_,M)
|
|
|
|
#define SWAP_M XCONCAT2(SWAP_,M)
|
1997-03-07 17:15:56 +08:00
|
|
|
|
1997-05-05 21:21:04 +08:00
|
|
|
#define sim_core_read_aligned_N XCONCAT2(sim_core_read_aligned_,N)
|
|
|
|
#define sim_core_read_unaligned_N XCONCAT2(sim_core_read_unaligned_,N)
|
1997-11-05 16:17:26 +08:00
|
|
|
#define sim_core_read_misaligned_N XCONCAT2(sim_core_read_misaligned_,N)
|
|
|
|
#define sim_core_write_aligned_N XCONCAT2(sim_core_write_aligned_,N)
|
1997-05-05 21:21:04 +08:00
|
|
|
#define sim_core_write_unaligned_N XCONCAT2(sim_core_write_unaligned_,N)
|
1997-11-05 16:17:26 +08:00
|
|
|
#define sim_core_write_misaligned_N XCONCAT2(sim_core_write_misaligned_,N)
|
|
|
|
#define sim_core_trace_M XCONCAT2(sim_core_trace_,M)
|
1997-03-07 17:15:56 +08:00
|
|
|
|
1997-10-27 11:00:12 +08:00
|
|
|
|
|
|
|
/* TAGS: sim_core_trace_1 sim_core_trace_2 */
|
|
|
|
/* TAGS: sim_core_trace_4 sim_core_trace_8 */
|
1997-11-05 16:17:26 +08:00
|
|
|
/* TAGS: sim_core_trace_16 */
|
1997-10-27 11:00:12 +08:00
|
|
|
|
1997-11-05 16:17:26 +08:00
|
|
|
#if (M == N)
|
1997-10-27 11:00:12 +08:00
|
|
|
STATIC_SIM_CORE(void)
|
1997-11-05 16:17:26 +08:00
|
|
|
sim_core_trace_M (sim_cpu *cpu,
|
1997-10-27 11:00:12 +08:00
|
|
|
sim_cia cia,
|
1997-10-28 10:13:09 +08:00
|
|
|
int line_nr,
|
1997-11-05 16:17:26 +08:00
|
|
|
transfer_type type,
|
1997-10-27 11:00:12 +08:00
|
|
|
sim_core_maps map,
|
|
|
|
address_word addr,
|
1997-11-05 16:17:26 +08:00
|
|
|
unsigned_M val,
|
|
|
|
int nr_bytes)
|
1997-10-27 11:00:12 +08:00
|
|
|
{
|
1997-11-05 16:17:26 +08:00
|
|
|
char *transfer = (type == read_transfer ? "read" : "write");
|
|
|
|
char *direction = (type == read_transfer ? "->" : "<-");
|
1997-11-14 05:18:14 +08:00
|
|
|
|
|
|
|
if (TRACE_DEBUG_P (cpu))
|
|
|
|
trace_printf (CPU_STATE (cpu), cpu, "sim-n-core.h:%d: ", line_nr);
|
|
|
|
|
1997-11-05 16:17:26 +08:00
|
|
|
#if (M == 16)
|
1997-10-27 11:00:12 +08:00
|
|
|
trace_printf (CPU_STATE (cpu), cpu,
|
1997-11-14 05:18:14 +08:00
|
|
|
"%s-%d %s:0x%08lx %s 0x%08lx%08lx%08lx%08lx\n",
|
1997-11-05 16:17:26 +08:00
|
|
|
transfer, nr_bytes,
|
1997-10-27 11:00:12 +08:00
|
|
|
sim_core_map_to_str (map),
|
|
|
|
(unsigned long) addr,
|
1997-11-05 16:17:26 +08:00
|
|
|
direction,
|
1997-10-27 11:00:12 +08:00
|
|
|
(unsigned long) V4_16 (val, 0),
|
|
|
|
(unsigned long) V4_16 (val, 1),
|
|
|
|
(unsigned long) V4_16 (val, 2),
|
|
|
|
(unsigned long) V4_16 (val, 3));
|
|
|
|
#endif
|
1997-11-05 16:17:26 +08:00
|
|
|
#if (M == 8)
|
1997-10-27 11:00:12 +08:00
|
|
|
trace_printf (CPU_STATE (cpu), cpu,
|
1997-11-14 05:18:14 +08:00
|
|
|
"%s-%d %s:0x%08lx %s 0x%08lx%08lx\n",
|
1997-11-05 16:17:26 +08:00
|
|
|
transfer, nr_bytes,
|
1997-10-27 11:00:12 +08:00
|
|
|
sim_core_map_to_str (map),
|
|
|
|
(unsigned long) addr,
|
1997-11-05 16:17:26 +08:00
|
|
|
direction,
|
1997-10-27 11:00:12 +08:00
|
|
|
(unsigned long) V4_8 (val, 0),
|
|
|
|
(unsigned long) V4_8 (val, 1));
|
|
|
|
#endif
|
1997-11-05 16:17:26 +08:00
|
|
|
#if (M == 4)
|
|
|
|
trace_printf (CPU_STATE (cpu), cpu,
|
1997-11-14 05:18:14 +08:00
|
|
|
"%s-%d %s:0x%08lx %s 0x%08lx\n",
|
1997-11-05 16:17:26 +08:00
|
|
|
transfer,
|
|
|
|
nr_bytes,
|
|
|
|
sim_core_map_to_str (map),
|
|
|
|
(unsigned long) addr,
|
|
|
|
direction,
|
|
|
|
(unsigned long) val);
|
|
|
|
#endif
|
|
|
|
#if (M == 2)
|
1997-10-27 11:00:12 +08:00
|
|
|
trace_printf (CPU_STATE (cpu), cpu,
|
1997-11-14 05:18:14 +08:00
|
|
|
"%s-%d %s:0x%08lx %s 0x%04lx\n",
|
1997-11-05 16:17:26 +08:00
|
|
|
transfer,
|
|
|
|
nr_bytes,
|
1997-10-27 11:00:12 +08:00
|
|
|
sim_core_map_to_str (map),
|
|
|
|
(unsigned long) addr,
|
1997-11-05 16:17:26 +08:00
|
|
|
direction,
|
|
|
|
(unsigned long) val);
|
|
|
|
#endif
|
|
|
|
#if (M == 1)
|
|
|
|
trace_printf (CPU_STATE (cpu), cpu,
|
1997-11-14 05:18:14 +08:00
|
|
|
"%s-%d %s:0x%08lx %s 0x%02lx\n",
|
1997-11-05 16:17:26 +08:00
|
|
|
transfer,
|
|
|
|
nr_bytes,
|
|
|
|
sim_core_map_to_str (map),
|
|
|
|
(unsigned long) addr,
|
|
|
|
direction,
|
1997-10-27 11:00:12 +08:00
|
|
|
(unsigned long) val);
|
|
|
|
#endif
|
|
|
|
}
|
1997-11-05 16:17:26 +08:00
|
|
|
#endif
|
1997-10-27 11:00:12 +08:00
|
|
|
|
|
|
|
|
1997-09-03 05:58:58 +08:00
|
|
|
/* TAGS: sim_core_read_aligned_1 sim_core_read_aligned_2 */
|
|
|
|
/* TAGS: sim_core_read_aligned_4 sim_core_read_aligned_8 */
|
1997-11-05 16:17:26 +08:00
|
|
|
/* TAGS: sim_core_read_aligned_16 */
|
1997-03-07 17:15:56 +08:00
|
|
|
|
1997-11-05 16:17:26 +08:00
|
|
|
#if (M == N)
|
|
|
|
INLINE_SIM_CORE(unsigned_M)
|
1997-05-05 21:21:04 +08:00
|
|
|
sim_core_read_aligned_N(sim_cpu *cpu,
|
|
|
|
sim_cia cia,
|
|
|
|
sim_core_maps map,
|
1997-10-14 17:24:57 +08:00
|
|
|
address_word xaddr)
|
1997-03-07 17:15:56 +08:00
|
|
|
{
|
1997-05-23 17:19:43 +08:00
|
|
|
sim_cpu_core *cpu_core = CPU_CORE (cpu);
|
1997-05-27 14:48:20 +08:00
|
|
|
sim_core_common *core = &cpu_core->common;
|
1997-11-05 16:17:26 +08:00
|
|
|
unsigned_M val;
|
1997-05-23 17:19:43 +08:00
|
|
|
sim_core_mapping *mapping;
|
|
|
|
address_word addr;
|
1997-10-14 17:24:57 +08:00
|
|
|
#if WITH_XOR_ENDIAN != 0
|
1997-05-23 17:19:43 +08:00
|
|
|
if (WITH_XOR_ENDIAN)
|
1997-11-05 16:17:26 +08:00
|
|
|
addr = xaddr ^ cpu_core->xor[(N - 1) % WITH_XOR_ENDIAN];
|
1997-05-23 17:19:43 +08:00
|
|
|
else
|
1997-10-14 17:24:57 +08:00
|
|
|
#endif
|
1997-05-23 17:19:43 +08:00
|
|
|
addr = xaddr;
|
1997-11-05 16:17:26 +08:00
|
|
|
mapping = sim_core_find_mapping (core, map, addr, N, read_transfer, 1 /*abort*/, cpu, cia);
|
1997-03-07 17:15:56 +08:00
|
|
|
#if (WITH_DEVICES)
|
|
|
|
if (WITH_CALLBACK_MEMORY && mapping->device != NULL) {
|
1997-11-05 16:17:26 +08:00
|
|
|
unsigned_M data;
|
|
|
|
if (device_io_read_buffer (mapping->device, &data, mapping->space, addr, N) != N)
|
1997-05-23 17:19:43 +08:00
|
|
|
device_error (mapping->device, "internal error - %s - io_read_buffer should not fail",
|
|
|
|
XSTRING (sim_core_read_aligned_N));
|
1997-11-05 16:17:26 +08:00
|
|
|
val = T2H_M (data);
|
1997-03-07 17:15:56 +08:00
|
|
|
}
|
|
|
|
else
|
|
|
|
#endif
|
1997-11-05 16:17:26 +08:00
|
|
|
val = T2H_M (*(unsigned_M*) sim_core_translate (mapping, addr));
|
|
|
|
PROFILE_COUNT_CORE (cpu, addr, N, map);
|
1997-05-05 21:21:04 +08:00
|
|
|
if (TRACE_P (cpu, TRACE_CORE_IDX))
|
1997-11-05 16:17:26 +08:00
|
|
|
sim_core_trace_M (cpu, cia, __LINE__, read_transfer, map, addr, val, N);
|
1997-05-02 16:41:15 +08:00
|
|
|
return val;
|
1997-03-07 17:15:56 +08:00
|
|
|
}
|
1997-11-05 16:17:26 +08:00
|
|
|
#endif
|
1997-03-07 17:15:56 +08:00
|
|
|
|
1997-09-03 05:58:58 +08:00
|
|
|
/* TAGS: sim_core_read_unaligned_1 sim_core_read_unaligned_2 */
|
|
|
|
/* TAGS: sim_core_read_unaligned_4 sim_core_read_unaligned_8 */
|
1997-11-05 16:17:26 +08:00
|
|
|
/* TAGS: sim_core_read_unaligned_16 */
|
1997-03-07 17:15:56 +08:00
|
|
|
|
1997-11-05 16:17:26 +08:00
|
|
|
#if (M == N && N > 1)
|
|
|
|
INLINE_SIM_CORE(unsigned_M)
|
1997-05-05 21:21:04 +08:00
|
|
|
sim_core_read_unaligned_N(sim_cpu *cpu,
|
|
|
|
sim_cia cia,
|
|
|
|
sim_core_maps map,
|
1997-05-23 17:19:43 +08:00
|
|
|
address_word addr)
|
1997-05-05 21:21:04 +08:00
|
|
|
{
|
1997-11-05 16:17:26 +08:00
|
|
|
int alignment = N - 1;
|
1997-05-05 21:21:04 +08:00
|
|
|
/* if hardwired to forced alignment just do it */
|
|
|
|
if (WITH_ALIGNMENT == FORCED_ALIGNMENT)
|
|
|
|
return sim_core_read_aligned_N (cpu, cia, map, addr & ~alignment);
|
|
|
|
else if ((addr & alignment) == 0)
|
|
|
|
return sim_core_read_aligned_N (cpu, cia, map, addr);
|
|
|
|
else
|
|
|
|
switch (CURRENT_ALIGNMENT)
|
|
|
|
{
|
|
|
|
case STRICT_ALIGNMENT:
|
1997-11-05 16:17:26 +08:00
|
|
|
SIM_CORE_SIGNAL (CPU_STATE (cpu), cpu, cia, map, N, addr,
|
1997-05-23 17:19:43 +08:00
|
|
|
read_transfer, sim_core_unaligned_signal);
|
1997-05-05 21:21:04 +08:00
|
|
|
case NONSTRICT_ALIGNMENT:
|
|
|
|
{
|
1997-11-05 16:17:26 +08:00
|
|
|
unsigned_M val;
|
|
|
|
if (sim_core_xor_read_buffer (CPU_STATE (cpu), cpu, map, &val, addr, N) != N)
|
|
|
|
SIM_CORE_SIGNAL (CPU_STATE (cpu), cpu, cia, map, N, addr,
|
1997-05-23 17:19:43 +08:00
|
|
|
read_transfer, sim_core_unaligned_signal);
|
1997-11-05 16:17:26 +08:00
|
|
|
val = T2H_M(val);
|
|
|
|
PROFILE_COUNT_CORE (cpu, addr, N, map);
|
|
|
|
if (TRACE_P (cpu, TRACE_CORE_IDX))
|
|
|
|
sim_core_trace_M (cpu, cia, __LINE__, read_transfer, map, addr, val, N);
|
1997-05-05 21:21:04 +08:00
|
|
|
return val;
|
|
|
|
}
|
|
|
|
case FORCED_ALIGNMENT:
|
|
|
|
return sim_core_read_aligned_N (cpu, cia, map, addr & ~alignment);
|
|
|
|
case MIXED_ALIGNMENT:
|
1997-05-23 17:19:43 +08:00
|
|
|
sim_engine_abort (CPU_STATE (cpu), cpu, cia,
|
|
|
|
"internal error - %s - mixed alignment",
|
|
|
|
XSTRING (sim_core_read_unaligned_N));
|
1997-05-05 21:21:04 +08:00
|
|
|
default:
|
1997-05-23 17:19:43 +08:00
|
|
|
sim_engine_abort (CPU_STATE (cpu), cpu, cia,
|
|
|
|
"internal error - %s - bad switch",
|
|
|
|
XSTRING (sim_core_read_unaligned_N));
|
1997-10-28 15:10:36 +08:00
|
|
|
/* to keep some compilers happy, we return a dummy */
|
|
|
|
{
|
1997-11-14 02:45:21 +08:00
|
|
|
unsigned_M val[1] = { 0 };
|
1997-10-28 15:10:36 +08:00
|
|
|
return val[0];
|
|
|
|
}
|
1997-05-05 21:21:04 +08:00
|
|
|
}
|
|
|
|
}
|
1997-11-05 16:17:26 +08:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/* TAGS: sim_core_read_misaligned_3 sim_core_read_misaligned_5 */
|
|
|
|
/* TAGS: sim_core_read_misaligned_6 sim_core_read_misaligned_7 */
|
|
|
|
|
|
|
|
#if (M != N)
|
|
|
|
INLINE_SIM_CORE(unsigned_M)
|
|
|
|
sim_core_read_misaligned_N(sim_cpu *cpu,
|
|
|
|
sim_cia cia,
|
|
|
|
sim_core_maps map,
|
|
|
|
address_word addr)
|
|
|
|
{
|
|
|
|
unsigned_M val = 0;
|
|
|
|
if (sim_core_xor_read_buffer (CPU_STATE (cpu), cpu, map, &val, addr, N) != N)
|
|
|
|
SIM_CORE_SIGNAL (CPU_STATE (cpu), cpu, cia, map, N, addr,
|
|
|
|
read_transfer, sim_core_unaligned_signal);
|
|
|
|
if (CURRENT_HOST_BYTE_ORDER != CURRENT_TARGET_BYTE_ORDER)
|
|
|
|
val = SWAP_M (val);
|
|
|
|
if (CURRENT_TARGET_BYTE_ORDER == BIG_ENDIAN)
|
|
|
|
val >>= (M - N) * 8;
|
|
|
|
PROFILE_COUNT_CORE (cpu, addr, N, map);
|
|
|
|
if (TRACE_P (cpu, TRACE_CORE_IDX))
|
|
|
|
sim_core_trace_M (cpu, cia, __LINE__, read_transfer, map, addr, val, N);
|
|
|
|
return val;
|
|
|
|
}
|
|
|
|
#endif
|
1997-05-05 21:21:04 +08:00
|
|
|
|
1997-09-03 05:58:58 +08:00
|
|
|
/* TAGS: sim_core_write_aligned_1 sim_core_write_aligned_2 */
|
|
|
|
/* TAGS: sim_core_write_aligned_4 sim_core_write_aligned_8 */
|
1997-11-05 16:17:26 +08:00
|
|
|
/* TAGS: sim_core_write_aligned_16 */
|
1997-03-07 17:15:56 +08:00
|
|
|
|
1997-11-05 16:17:26 +08:00
|
|
|
#if (M == N)
|
1997-03-07 17:15:56 +08:00
|
|
|
INLINE_SIM_CORE(void)
|
1997-05-05 21:21:04 +08:00
|
|
|
sim_core_write_aligned_N(sim_cpu *cpu,
|
|
|
|
sim_cia cia,
|
|
|
|
sim_core_maps map,
|
1997-10-14 17:24:57 +08:00
|
|
|
address_word xaddr,
|
1997-11-05 16:17:26 +08:00
|
|
|
unsigned_M val)
|
1997-03-07 17:15:56 +08:00
|
|
|
{
|
1997-05-23 17:19:43 +08:00
|
|
|
sim_cpu_core *cpu_core = CPU_CORE (cpu);
|
1997-05-27 14:48:20 +08:00
|
|
|
sim_core_common *core = &cpu_core->common;
|
1997-05-23 17:19:43 +08:00
|
|
|
sim_core_mapping *mapping;
|
|
|
|
address_word addr;
|
1997-10-14 17:24:57 +08:00
|
|
|
#if WITH_XOR_ENDIAN != 0
|
1997-05-23 17:19:43 +08:00
|
|
|
if (WITH_XOR_ENDIAN)
|
1997-11-05 16:17:26 +08:00
|
|
|
addr = xaddr ^ cpu_core->xor[(N - 1) % WITH_XOR_ENDIAN];
|
1997-05-23 17:19:43 +08:00
|
|
|
else
|
1997-10-14 17:24:57 +08:00
|
|
|
#endif
|
1997-05-23 17:19:43 +08:00
|
|
|
addr = xaddr;
|
1997-11-05 16:17:26 +08:00
|
|
|
mapping = sim_core_find_mapping (core, map, addr, N, write_transfer, 1 /*abort*/, cpu, cia);
|
1997-03-07 17:15:56 +08:00
|
|
|
#if (WITH_DEVICES)
|
|
|
|
if (WITH_CALLBACK_MEMORY && mapping->device != NULL) {
|
1997-11-05 16:17:26 +08:00
|
|
|
unsigned_M data = H2T_M (val);
|
|
|
|
if (device_io_write_buffer (mapping->device, &data, mapping->space, addr, N, cpu, cia) != N)
|
1997-05-23 17:19:43 +08:00
|
|
|
device_error (mapping->device, "internal error - %s - io_write_buffer should not fail",
|
|
|
|
XSTRING (sim_core_write_aligned_N));
|
1997-03-07 17:15:56 +08:00
|
|
|
}
|
|
|
|
else
|
|
|
|
#endif
|
1997-11-05 16:17:26 +08:00
|
|
|
*(unsigned_M*) sim_core_translate (mapping, addr) = H2T_M (val);
|
|
|
|
PROFILE_COUNT_CORE (cpu, addr, N, map);
|
1997-05-05 21:21:04 +08:00
|
|
|
if (TRACE_P (cpu, TRACE_CORE_IDX))
|
1997-11-05 16:17:26 +08:00
|
|
|
sim_core_trace_M (cpu, cia, __LINE__, write_transfer, map, addr, val, N);
|
1997-03-07 17:15:56 +08:00
|
|
|
}
|
1997-11-05 16:17:26 +08:00
|
|
|
#endif
|
1997-03-07 17:15:56 +08:00
|
|
|
|
1997-09-03 05:58:58 +08:00
|
|
|
/* TAGS: sim_core_write_unaligned_1 sim_core_write_unaligned_2 */
|
|
|
|
/* TAGS: sim_core_write_unaligned_4 sim_core_write_unaligned_8 */
|
1997-11-05 16:17:26 +08:00
|
|
|
/* TAGS: sim_core_write_unaligned_16 */
|
1997-03-07 17:15:56 +08:00
|
|
|
|
1997-11-05 16:17:26 +08:00
|
|
|
#if (M == N && N > 1)
|
1997-05-05 21:21:04 +08:00
|
|
|
INLINE_SIM_CORE(void)
|
|
|
|
sim_core_write_unaligned_N(sim_cpu *cpu,
|
|
|
|
sim_cia cia,
|
|
|
|
sim_core_maps map,
|
1997-05-23 17:19:43 +08:00
|
|
|
address_word addr,
|
1997-11-05 16:17:26 +08:00
|
|
|
unsigned_M val)
|
1997-05-05 21:21:04 +08:00
|
|
|
{
|
1997-11-05 16:17:26 +08:00
|
|
|
int alignment = N - 1;
|
1997-05-05 21:21:04 +08:00
|
|
|
/* if hardwired to forced alignment just do it */
|
|
|
|
if (WITH_ALIGNMENT == FORCED_ALIGNMENT)
|
|
|
|
sim_core_write_aligned_N (cpu, cia, map, addr & ~alignment, val);
|
|
|
|
else if ((addr & alignment) == 0)
|
|
|
|
sim_core_write_aligned_N (cpu, cia, map, addr, val);
|
|
|
|
else
|
|
|
|
switch (CURRENT_ALIGNMENT)
|
|
|
|
{
|
|
|
|
case STRICT_ALIGNMENT:
|
1997-11-05 16:17:26 +08:00
|
|
|
SIM_CORE_SIGNAL (CPU_STATE (cpu), cpu, cia, map, N, addr,
|
1997-05-23 17:19:43 +08:00
|
|
|
write_transfer, sim_core_unaligned_signal);
|
1997-05-05 21:21:04 +08:00
|
|
|
break;
|
|
|
|
case NONSTRICT_ALIGNMENT:
|
|
|
|
{
|
1997-11-05 16:17:26 +08:00
|
|
|
unsigned_M data = H2T_M (val);
|
|
|
|
if (sim_core_xor_write_buffer (CPU_STATE (cpu), cpu, map, &data, addr, N) != N)
|
|
|
|
SIM_CORE_SIGNAL (CPU_STATE (cpu), cpu, cia, map, N, addr,
|
1997-05-23 17:19:43 +08:00
|
|
|
write_transfer, sim_core_unaligned_signal);
|
1997-11-05 16:17:26 +08:00
|
|
|
PROFILE_COUNT_CORE (cpu, addr, N, map);
|
|
|
|
if (TRACE_P (cpu, TRACE_CORE_IDX))
|
|
|
|
sim_core_trace_M (cpu, cia, __LINE__, write_transfer, map, addr, val, N);
|
1997-05-05 21:21:04 +08:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
case FORCED_ALIGNMENT:
|
|
|
|
sim_core_write_aligned_N (cpu, cia, map, addr & ~alignment, val);
|
1997-09-03 05:58:58 +08:00
|
|
|
break;
|
1997-05-05 21:21:04 +08:00
|
|
|
case MIXED_ALIGNMENT:
|
1997-05-23 17:19:43 +08:00
|
|
|
sim_engine_abort (CPU_STATE (cpu), cpu, cia,
|
|
|
|
"internal error - %s - mixed alignment",
|
|
|
|
XSTRING (sim_core_write_unaligned_N));
|
1997-05-05 21:21:04 +08:00
|
|
|
break;
|
|
|
|
default:
|
1997-05-23 17:19:43 +08:00
|
|
|
sim_engine_abort (CPU_STATE (cpu), cpu, cia,
|
|
|
|
"internal error - %s - bad switch",
|
|
|
|
XSTRING (sim_core_write_unaligned_N));
|
1997-05-05 21:21:04 +08:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
1997-11-05 16:17:26 +08:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/* TAGS: sim_core_write_misaligned_3 sim_core_write_misaligned_5 */
|
|
|
|
/* TAGS: sim_core_write_misaligned_6 sim_core_write_misaligned_7 */
|
|
|
|
|
|
|
|
#if (M != N)
|
|
|
|
INLINE_SIM_CORE(void)
|
|
|
|
sim_core_write_misaligned_N(sim_cpu *cpu,
|
|
|
|
sim_cia cia,
|
|
|
|
sim_core_maps map,
|
|
|
|
address_word addr,
|
|
|
|
unsigned_M val)
|
|
|
|
{
|
|
|
|
unsigned_M data = val;
|
|
|
|
if (CURRENT_TARGET_BYTE_ORDER == BIG_ENDIAN)
|
|
|
|
data <<= (M - N) * 8;
|
|
|
|
if (CURRENT_HOST_BYTE_ORDER != CURRENT_TARGET_BYTE_ORDER)
|
|
|
|
data = SWAP_M (data);
|
|
|
|
if (sim_core_xor_write_buffer (CPU_STATE (cpu), cpu, map, &data, addr, N) != N)
|
|
|
|
SIM_CORE_SIGNAL (CPU_STATE (cpu), cpu, cia, map, N, addr,
|
|
|
|
write_transfer, sim_core_unaligned_signal);
|
|
|
|
PROFILE_COUNT_CORE (cpu, addr, N, map);
|
|
|
|
if (TRACE_P (cpu, TRACE_CORE_IDX))
|
|
|
|
sim_core_trace_M (cpu, cia, __LINE__, write_transfer, map, addr, val, N);
|
|
|
|
}
|
|
|
|
#endif
|
1997-05-05 21:21:04 +08:00
|
|
|
|
|
|
|
|
1997-03-07 17:15:56 +08:00
|
|
|
/* NOTE: see start of file for #define of these macros */
|
1997-11-05 16:17:26 +08:00
|
|
|
#undef unsigned_M
|
|
|
|
#undef T2H_M
|
|
|
|
#undef H2T_M
|
|
|
|
#undef SWAP_M
|
1997-05-05 21:21:04 +08:00
|
|
|
#undef sim_core_read_aligned_N
|
|
|
|
#undef sim_core_read_unaligned_N
|
1997-11-05 16:17:26 +08:00
|
|
|
#undef sim_core_read_misaligned_N
|
|
|
|
#undef sim_core_write_aligned_N
|
1997-05-05 21:21:04 +08:00
|
|
|
#undef sim_core_write_unaligned_N
|
1997-11-05 16:17:26 +08:00
|
|
|
#undef sim_core_write_misaligned_N
|
|
|
|
#undef sim_core_trace_M
|
|
|
|
#undef M
|
|
|
|
#undef N
|