2017-07-11 17:43:08 +08:00
|
|
|
|
/* DO NOT EDIT! -*- buffer-read-only: t -*- vi:set ro: */
|
2003-01-04 03:52:23 +08:00
|
|
|
|
/* Disassembler interface for targets using CGEN. -*- C -*-
|
|
|
|
|
CGEN: Cpu tools GENerator
|
|
|
|
|
|
2005-07-01 19:16:33 +08:00
|
|
|
|
THIS FILE IS MACHINE GENERATED WITH CGEN.
|
|
|
|
|
- the resultant file is machine generated, cgen-dis.in isn't
|
2003-01-04 03:52:23 +08:00
|
|
|
|
|
2019-01-01 18:31:27 +08:00
|
|
|
|
Copyright (C) 1996-2019 Free Software Foundation, Inc.
|
2003-01-04 03:52:23 +08:00
|
|
|
|
|
2007-07-05 17:49:03 +08:00
|
|
|
|
This file is part of libopcodes.
|
2003-01-04 03:52:23 +08:00
|
|
|
|
|
2007-07-05 17:49:03 +08:00
|
|
|
|
This library is free software; you can redistribute it and/or modify
|
2005-07-01 19:16:33 +08:00
|
|
|
|
it under the terms of the GNU General Public License as published by
|
2007-07-05 17:49:03 +08:00
|
|
|
|
the Free Software Foundation; either version 3, or (at your option)
|
2005-07-01 19:16:33 +08:00
|
|
|
|
any later version.
|
2003-01-04 03:52:23 +08:00
|
|
|
|
|
2007-07-05 17:49:03 +08:00
|
|
|
|
It is distributed in the hope that it will be useful, but WITHOUT
|
|
|
|
|
ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
|
|
|
|
|
or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
|
|
|
|
|
License for more details.
|
2003-01-04 03:52:23 +08:00
|
|
|
|
|
2005-07-01 19:16:33 +08:00
|
|
|
|
You should have received a copy of the GNU General Public License
|
|
|
|
|
along with this program; if not, write to the Free Software Foundation, Inc.,
|
|
|
|
|
51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA. */
|
2003-01-04 03:52:23 +08:00
|
|
|
|
|
|
|
|
|
/* ??? Eventually more and more of this stuff can go to cpu-independent files.
|
|
|
|
|
Keep that in mind. */
|
|
|
|
|
|
|
|
|
|
#include "sysdep.h"
|
|
|
|
|
#include <stdio.h>
|
|
|
|
|
#include "ansidecl.h"
|
Move print_insn_XXX to an opcodes internal header
With the changes done in previous patches, print_insn_XXX functions
don't have to be external visible out of opcodes, because both gdb
and objdump select disassemblers through a single interface.
This patch moves these print_insn_XXX declarations from
include/dis-asm.h to opcodes/disassemble.h, which is a new header
added by this patch.
include:
2017-05-24 Yao Qi <yao.qi@linaro.org>
* dis-asm.h: Move some function declarations to
opcodes/disassemble.h.
opcodes:
2017-05-24 Yao Qi <yao.qi@linaro.org>
* alpha-dis.c: Include disassemble.h, don't include
dis-asm.h.
* avr-dis.c, bfin-dis.c, cr16-dis.c: Likewise.
* crx-dis.c, d10v-dis.c, d30v-dis.c: Likewise.
* disassemble.c, dlx-dis.c, epiphany-dis.c: Likewise.
* fr30-dis.c, ft32-dis.c, h8300-dis.c, h8500-dis.c: Likewise.
* hppa-dis.c, i370-dis.c, i386-dis.c: Likewise.
* i860-dis.c, i960-dis.c, ip2k-dis.c: Likewise.
* iq2000-dis.c, lm32-dis.c, m10200-dis.c: Likewise.
* m10300-dis.c, m32r-dis.c, m68hc11-dis.c: Likewise.
* m68k-dis.c, m88k-dis.c, mcore-dis.c: Likewise.
* metag-dis.c, microblaze-dis.c, mmix-dis.c: Likewise.
* moxie-dis.c, msp430-dis.c, mt-dis.c:
* nds32-dis.c, nios2-dis.c, ns32k-dis.c: Likewise.
* or1k-dis.c, pdp11-dis.c, pj-dis.c: Likewise.
* ppc-dis.c, pru-dis.c, riscv-dis.c: Likewise.
* rl78-dis.c, s390-dis.c, score-dis.c: Likewise.
* sh-dis.c, sh64-dis.c, tic30-dis.c: Likewise.
* tic4x-dis.c, tic54x-dis.c, tic6x-dis.c: Likewise.
* tic80-dis.c, tilegx-dis.c, tilepro-dis.c: Likewise.
* v850-dis.c, vax-dis.c, visium-dis.c: Likewise.
* w65-dis.c, wasm32-dis.c, xc16x-dis.c: Likewise.
* xgate-dis.c, xstormy16-dis.c, xtensa-dis.c: Likewise.
* z80-dis.c, z8k-dis.c: Likewise.
* disassemble.h: New file.
2017-05-25 00:23:52 +08:00
|
|
|
|
#include "disassemble.h"
|
2003-01-04 03:52:23 +08:00
|
|
|
|
#include "bfd.h"
|
|
|
|
|
#include "symcat.h"
|
2003-06-04 01:15:25 +08:00
|
|
|
|
#include "libiberty.h"
|
2003-01-04 03:52:23 +08:00
|
|
|
|
#include "iq2000-desc.h"
|
|
|
|
|
#include "iq2000-opc.h"
|
|
|
|
|
#include "opintl.h"
|
|
|
|
|
|
|
|
|
|
/* Default text to print if an instruction isn't recognized. */
|
|
|
|
|
#define UNKNOWN_INSN_MSG _("*unknown*")
|
|
|
|
|
|
|
|
|
|
static void print_normal
|
2003-08-09 08:39:21 +08:00
|
|
|
|
(CGEN_CPU_DESC, void *, long, unsigned int, bfd_vma, int);
|
2003-01-04 03:52:23 +08:00
|
|
|
|
static void print_address
|
2005-02-15 20:52:03 +08:00
|
|
|
|
(CGEN_CPU_DESC, void *, bfd_vma, unsigned int, bfd_vma, int) ATTRIBUTE_UNUSED;
|
2003-01-04 03:52:23 +08:00
|
|
|
|
static void print_keyword
|
2005-02-15 20:52:03 +08:00
|
|
|
|
(CGEN_CPU_DESC, void *, CGEN_KEYWORD *, long, unsigned int) ATTRIBUTE_UNUSED;
|
2003-01-04 03:52:23 +08:00
|
|
|
|
static void print_insn_normal
|
2003-08-09 08:39:21 +08:00
|
|
|
|
(CGEN_CPU_DESC, void *, const CGEN_INSN *, CGEN_FIELDS *, bfd_vma, int);
|
2003-01-04 03:52:23 +08:00
|
|
|
|
static int print_insn
|
2005-02-24 00:04:40 +08:00
|
|
|
|
(CGEN_CPU_DESC, bfd_vma, disassemble_info *, bfd_byte *, unsigned);
|
2003-01-04 03:52:23 +08:00
|
|
|
|
static int default_print_insn
|
2005-02-15 20:52:03 +08:00
|
|
|
|
(CGEN_CPU_DESC, bfd_vma, disassemble_info *) ATTRIBUTE_UNUSED;
|
2003-01-04 03:52:23 +08:00
|
|
|
|
static int read_insn
|
2005-02-24 00:04:40 +08:00
|
|
|
|
(CGEN_CPU_DESC, bfd_vma, disassemble_info *, bfd_byte *, int, CGEN_EXTRACT_INFO *,
|
2003-08-09 08:39:21 +08:00
|
|
|
|
unsigned long *);
|
2003-01-04 03:52:23 +08:00
|
|
|
|
|
2005-07-01 19:16:33 +08:00
|
|
|
|
/* -- disassembler routines inserted here. */
|
2003-01-04 03:52:23 +08:00
|
|
|
|
|
|
|
|
|
|
|
|
|
|
void iq2000_cgen_print_operand
|
2005-07-01 19:16:33 +08:00
|
|
|
|
(CGEN_CPU_DESC, int, PTR, CGEN_FIELDS *, void const *, bfd_vma, int);
|
2003-01-04 03:52:23 +08:00
|
|
|
|
|
|
|
|
|
/* Main entry point for printing operands.
|
|
|
|
|
XINFO is a `void *' and not a `disassemble_info *' to not put a requirement
|
|
|
|
|
of dis-asm.h on cgen.h.
|
|
|
|
|
|
|
|
|
|
This function is basically just a big switch statement. Earlier versions
|
|
|
|
|
used tables to look up the function to use, but
|
|
|
|
|
- if the table contains both assembler and disassembler functions then
|
|
|
|
|
the disassembler contains much of the assembler and vice-versa,
|
|
|
|
|
- there's a lot of inlining possibilities as things grow,
|
|
|
|
|
- using a switch statement avoids the function call overhead.
|
|
|
|
|
|
|
|
|
|
This function could be moved into `print_insn_normal', but keeping it
|
|
|
|
|
separate makes clear the interface between `print_insn_normal' and each of
|
|
|
|
|
the handlers. */
|
|
|
|
|
|
|
|
|
|
void
|
2005-07-01 19:16:33 +08:00
|
|
|
|
iq2000_cgen_print_operand (CGEN_CPU_DESC cd,
|
|
|
|
|
int opindex,
|
|
|
|
|
void * xinfo,
|
|
|
|
|
CGEN_FIELDS *fields,
|
|
|
|
|
void const *attrs ATTRIBUTE_UNUSED,
|
|
|
|
|
bfd_vma pc,
|
|
|
|
|
int length)
|
2003-01-04 03:52:23 +08:00
|
|
|
|
{
|
2005-07-01 19:16:33 +08:00
|
|
|
|
disassemble_info *info = (disassemble_info *) xinfo;
|
2003-01-04 03:52:23 +08:00
|
|
|
|
|
|
|
|
|
switch (opindex)
|
|
|
|
|
{
|
2004-10-27 17:30:09 +08:00
|
|
|
|
case IQ2000_OPERAND__INDEX :
|
|
|
|
|
print_normal (cd, info, fields->f_index, 0, pc, length);
|
|
|
|
|
break;
|
2003-01-04 03:52:23 +08:00
|
|
|
|
case IQ2000_OPERAND_BASE :
|
|
|
|
|
print_keyword (cd, info, & iq2000_cgen_opval_gr_names, fields->f_rs, 0);
|
|
|
|
|
break;
|
|
|
|
|
case IQ2000_OPERAND_BASEOFF :
|
|
|
|
|
print_address (cd, info, fields->f_imm, 0, pc, length);
|
|
|
|
|
break;
|
|
|
|
|
case IQ2000_OPERAND_BITNUM :
|
|
|
|
|
print_normal (cd, info, fields->f_rt, 0, pc, length);
|
|
|
|
|
break;
|
|
|
|
|
case IQ2000_OPERAND_BYTECOUNT :
|
|
|
|
|
print_normal (cd, info, fields->f_bytecount, 0, pc, length);
|
|
|
|
|
break;
|
|
|
|
|
case IQ2000_OPERAND_CAM_Y :
|
|
|
|
|
print_normal (cd, info, fields->f_cam_y, 0, pc, length);
|
|
|
|
|
break;
|
|
|
|
|
case IQ2000_OPERAND_CAM_Z :
|
|
|
|
|
print_normal (cd, info, fields->f_cam_z, 0, pc, length);
|
|
|
|
|
break;
|
|
|
|
|
case IQ2000_OPERAND_CM_3FUNC :
|
|
|
|
|
print_normal (cd, info, fields->f_cm_3func, 0, pc, length);
|
|
|
|
|
break;
|
|
|
|
|
case IQ2000_OPERAND_CM_3Z :
|
|
|
|
|
print_normal (cd, info, fields->f_cm_3z, 0, pc, length);
|
|
|
|
|
break;
|
|
|
|
|
case IQ2000_OPERAND_CM_4FUNC :
|
|
|
|
|
print_normal (cd, info, fields->f_cm_4func, 0, pc, length);
|
|
|
|
|
break;
|
|
|
|
|
case IQ2000_OPERAND_CM_4Z :
|
|
|
|
|
print_normal (cd, info, fields->f_cm_4z, 0, pc, length);
|
|
|
|
|
break;
|
|
|
|
|
case IQ2000_OPERAND_COUNT :
|
|
|
|
|
print_normal (cd, info, fields->f_count, 0, pc, length);
|
|
|
|
|
break;
|
|
|
|
|
case IQ2000_OPERAND_EXECODE :
|
|
|
|
|
print_normal (cd, info, fields->f_excode, 0, pc, length);
|
|
|
|
|
break;
|
|
|
|
|
case IQ2000_OPERAND_HI16 :
|
|
|
|
|
print_normal (cd, info, fields->f_imm, 0, pc, length);
|
|
|
|
|
break;
|
|
|
|
|
case IQ2000_OPERAND_IMM :
|
|
|
|
|
print_normal (cd, info, fields->f_imm, 0, pc, length);
|
|
|
|
|
break;
|
|
|
|
|
case IQ2000_OPERAND_JMPTARG :
|
|
|
|
|
print_address (cd, info, fields->f_jtarg, 0|(1<<CGEN_OPERAND_ABS_ADDR), pc, length);
|
|
|
|
|
break;
|
|
|
|
|
case IQ2000_OPERAND_JMPTARGQ10 :
|
|
|
|
|
print_address (cd, info, fields->f_jtargq10, 0|(1<<CGEN_OPERAND_ABS_ADDR), pc, length);
|
|
|
|
|
break;
|
|
|
|
|
case IQ2000_OPERAND_LO16 :
|
|
|
|
|
print_normal (cd, info, fields->f_imm, 0, pc, length);
|
|
|
|
|
break;
|
|
|
|
|
case IQ2000_OPERAND_MASK :
|
|
|
|
|
print_normal (cd, info, fields->f_mask, 0, pc, length);
|
|
|
|
|
break;
|
|
|
|
|
case IQ2000_OPERAND_MASKL :
|
|
|
|
|
print_normal (cd, info, fields->f_maskl, 0, pc, length);
|
|
|
|
|
break;
|
|
|
|
|
case IQ2000_OPERAND_MASKQ10 :
|
|
|
|
|
print_normal (cd, info, fields->f_maskq10, 0, pc, length);
|
|
|
|
|
break;
|
|
|
|
|
case IQ2000_OPERAND_MASKR :
|
|
|
|
|
print_normal (cd, info, fields->f_rs, 0, pc, length);
|
|
|
|
|
break;
|
|
|
|
|
case IQ2000_OPERAND_MLO16 :
|
|
|
|
|
print_normal (cd, info, fields->f_imm, 0, pc, length);
|
|
|
|
|
break;
|
|
|
|
|
case IQ2000_OPERAND_OFFSET :
|
|
|
|
|
print_address (cd, info, fields->f_offset, 0|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
|
|
|
|
|
break;
|
|
|
|
|
case IQ2000_OPERAND_RD :
|
|
|
|
|
print_keyword (cd, info, & iq2000_cgen_opval_gr_names, fields->f_rd, 0);
|
|
|
|
|
break;
|
|
|
|
|
case IQ2000_OPERAND_RD_RS :
|
|
|
|
|
print_keyword (cd, info, & iq2000_cgen_opval_gr_names, fields->f_rd_rs, 0|(1<<CGEN_OPERAND_VIRTUAL));
|
|
|
|
|
break;
|
|
|
|
|
case IQ2000_OPERAND_RD_RT :
|
|
|
|
|
print_keyword (cd, info, & iq2000_cgen_opval_gr_names, fields->f_rd_rt, 0|(1<<CGEN_OPERAND_VIRTUAL));
|
|
|
|
|
break;
|
|
|
|
|
case IQ2000_OPERAND_RS :
|
|
|
|
|
print_keyword (cd, info, & iq2000_cgen_opval_gr_names, fields->f_rs, 0);
|
|
|
|
|
break;
|
|
|
|
|
case IQ2000_OPERAND_RT :
|
|
|
|
|
print_keyword (cd, info, & iq2000_cgen_opval_gr_names, fields->f_rt, 0);
|
|
|
|
|
break;
|
|
|
|
|
case IQ2000_OPERAND_RT_RS :
|
|
|
|
|
print_keyword (cd, info, & iq2000_cgen_opval_gr_names, fields->f_rt_rs, 0|(1<<CGEN_OPERAND_VIRTUAL));
|
|
|
|
|
break;
|
|
|
|
|
case IQ2000_OPERAND_SHAMT :
|
|
|
|
|
print_normal (cd, info, fields->f_shamt, 0, pc, length);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
default :
|
|
|
|
|
/* xgettext:c-format */
|
opcodes error messages
Another patch aimed at making binutils comply with the GNU coding
standard. The generated files require
https://sourceware.org/ml/cgen/2018-q1/msg00004.html
cpu/
* frv.opc: Include opintl.h.
(add_next_to_vliw): Use opcodes_error_handler to print error.
Standardize error message.
(fr500_check_insn_major_constraints, frv_vliw_add_insn): Likewise.
opcodes/
* sysdep.h (opcodes_error_handler): Define.
(_bfd_error_handler): Declare.
* Makefile.am: Remove stray #.
* opc2c.c (main): Remove bogus -l arg handling. Print "DO NOT
EDIT" comment.
* aarch64-dis.c, * arc-dis.c, * arm-dis.c, * avr-dis.c,
* d30v-dis.c, * h8300-dis.c, * mmix-dis.c, * ppc-dis.c,
* riscv-dis.c, * s390-dis.c, * sparc-dis.c, * v850-dis.c: Use
opcodes_error_handler to print errors. Standardize error messages.
* msp430-decode.opc, * nios2-dis.c, * rl78-decode.opc: Likewise,
and include opintl.h.
* nds32-asm.c: Likewise, and include sysdep.h and opintl.h.
* i386-gen.c: Standardize error messages.
* msp430-decode.c, * rl78-decode.c, rx-decode.c: Regenerate.
* Makefile.in: Regenerate.
* epiphany-asm.c, * epiphany-desc.c, * epiphany-dis.c,
* epiphany-ibld.c, * fr30-asm.c, * fr30-desc.c, * fr30-dis.c,
* fr30-ibld.c, * frv-asm.c, * frv-desc.c, * frv-dis.c, * frv-ibld.c,
* frv-opc.c, * ip2k-asm.c, * ip2k-desc.c, * ip2k-dis.c, * ip2k-ibld.c,
* iq2000-asm.c, * iq2000-desc.c, * iq2000-dis.c, * iq2000-ibld.c,
* lm32-asm.c, * lm32-desc.c, * lm32-dis.c, * lm32-ibld.c,
* m32c-asm.c, * m32c-desc.c, * m32c-dis.c, * m32c-ibld.c,
* m32r-asm.c, * m32r-desc.c, * m32r-dis.c, * m32r-ibld.c,
* mep-asm.c, * mep-desc.c, * mep-dis.c, * mep-ibld.c, * mt-asm.c,
* mt-desc.c, * mt-dis.c, * mt-ibld.c, * or1k-asm.c, * or1k-desc.c,
* or1k-dis.c, * or1k-ibld.c, * xc16x-asm.c, * xc16x-desc.c,
* xc16x-dis.c, * xc16x-ibld.c, * xstormy16-asm.c, * xstormy16-desc.c,
* xstormy16-dis.c, * xstormy16-ibld.c: Regenerate.
2018-03-02 05:53:50 +08:00
|
|
|
|
opcodes_error_handler
|
|
|
|
|
(_("internal error: unrecognized field %d while printing insn"),
|
|
|
|
|
opindex);
|
|
|
|
|
abort ();
|
2003-01-04 03:52:23 +08:00
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2015-08-12 19:45:07 +08:00
|
|
|
|
cgen_print_fn * const iq2000_cgen_print_handlers[] =
|
2003-01-04 03:52:23 +08:00
|
|
|
|
{
|
|
|
|
|
print_insn_normal,
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
void
|
2005-07-01 19:16:33 +08:00
|
|
|
|
iq2000_cgen_init_dis (CGEN_CPU_DESC cd)
|
2003-01-04 03:52:23 +08:00
|
|
|
|
{
|
|
|
|
|
iq2000_cgen_init_opcode_table (cd);
|
|
|
|
|
iq2000_cgen_init_ibld_table (cd);
|
|
|
|
|
cd->print_handlers = & iq2000_cgen_print_handlers[0];
|
|
|
|
|
cd->print_operand = iq2000_cgen_print_operand;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
/* Default print handler. */
|
|
|
|
|
|
|
|
|
|
static void
|
2003-08-09 08:39:21 +08:00
|
|
|
|
print_normal (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
|
|
|
|
|
void *dis_info,
|
|
|
|
|
long value,
|
|
|
|
|
unsigned int attrs,
|
|
|
|
|
bfd_vma pc ATTRIBUTE_UNUSED,
|
|
|
|
|
int length ATTRIBUTE_UNUSED)
|
2003-01-04 03:52:23 +08:00
|
|
|
|
{
|
|
|
|
|
disassemble_info *info = (disassemble_info *) dis_info;
|
|
|
|
|
|
|
|
|
|
/* Print the operand as directed by the attributes. */
|
|
|
|
|
if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SEM_ONLY))
|
|
|
|
|
; /* nothing to do */
|
|
|
|
|
else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SIGNED))
|
|
|
|
|
(*info->fprintf_func) (info->stream, "%ld", value);
|
|
|
|
|
else
|
|
|
|
|
(*info->fprintf_func) (info->stream, "0x%lx", value);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* Default address handler. */
|
|
|
|
|
|
|
|
|
|
static void
|
2003-08-09 08:39:21 +08:00
|
|
|
|
print_address (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
|
|
|
|
|
void *dis_info,
|
|
|
|
|
bfd_vma value,
|
|
|
|
|
unsigned int attrs,
|
|
|
|
|
bfd_vma pc ATTRIBUTE_UNUSED,
|
|
|
|
|
int length ATTRIBUTE_UNUSED)
|
2003-01-04 03:52:23 +08:00
|
|
|
|
{
|
|
|
|
|
disassemble_info *info = (disassemble_info *) dis_info;
|
|
|
|
|
|
|
|
|
|
/* Print the operand as directed by the attributes. */
|
|
|
|
|
if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SEM_ONLY))
|
2005-07-01 19:16:33 +08:00
|
|
|
|
; /* Nothing to do. */
|
2003-01-04 03:52:23 +08:00
|
|
|
|
else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_PCREL_ADDR))
|
|
|
|
|
(*info->print_address_func) (value, info);
|
|
|
|
|
else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_ABS_ADDR))
|
|
|
|
|
(*info->print_address_func) (value, info);
|
|
|
|
|
else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SIGNED))
|
|
|
|
|
(*info->fprintf_func) (info->stream, "%ld", (long) value);
|
|
|
|
|
else
|
|
|
|
|
(*info->fprintf_func) (info->stream, "0x%lx", (long) value);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* Keyword print handler. */
|
|
|
|
|
|
|
|
|
|
static void
|
2003-08-09 08:39:21 +08:00
|
|
|
|
print_keyword (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
|
|
|
|
|
void *dis_info,
|
|
|
|
|
CGEN_KEYWORD *keyword_table,
|
|
|
|
|
long value,
|
|
|
|
|
unsigned int attrs ATTRIBUTE_UNUSED)
|
2003-01-04 03:52:23 +08:00
|
|
|
|
{
|
|
|
|
|
disassemble_info *info = (disassemble_info *) dis_info;
|
|
|
|
|
const CGEN_KEYWORD_ENTRY *ke;
|
|
|
|
|
|
|
|
|
|
ke = cgen_keyword_lookup_value (keyword_table, value);
|
|
|
|
|
if (ke != NULL)
|
|
|
|
|
(*info->fprintf_func) (info->stream, "%s", ke->name);
|
|
|
|
|
else
|
|
|
|
|
(*info->fprintf_func) (info->stream, "???");
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* Default insn printer.
|
|
|
|
|
|
2003-08-09 08:39:21 +08:00
|
|
|
|
DIS_INFO is defined as `void *' so the disassembler needn't know anything
|
2003-01-04 03:52:23 +08:00
|
|
|
|
about disassemble_info. */
|
|
|
|
|
|
|
|
|
|
static void
|
2003-08-09 08:39:21 +08:00
|
|
|
|
print_insn_normal (CGEN_CPU_DESC cd,
|
|
|
|
|
void *dis_info,
|
|
|
|
|
const CGEN_INSN *insn,
|
|
|
|
|
CGEN_FIELDS *fields,
|
|
|
|
|
bfd_vma pc,
|
|
|
|
|
int length)
|
2003-01-04 03:52:23 +08:00
|
|
|
|
{
|
|
|
|
|
const CGEN_SYNTAX *syntax = CGEN_INSN_SYNTAX (insn);
|
|
|
|
|
disassemble_info *info = (disassemble_info *) dis_info;
|
|
|
|
|
const CGEN_SYNTAX_CHAR_TYPE *syn;
|
|
|
|
|
|
|
|
|
|
CGEN_INIT_PRINT (cd);
|
|
|
|
|
|
|
|
|
|
for (syn = CGEN_SYNTAX_STRING (syntax); *syn; ++syn)
|
|
|
|
|
{
|
|
|
|
|
if (CGEN_SYNTAX_MNEMONIC_P (*syn))
|
|
|
|
|
{
|
|
|
|
|
(*info->fprintf_func) (info->stream, "%s", CGEN_INSN_MNEMONIC (insn));
|
|
|
|
|
continue;
|
|
|
|
|
}
|
|
|
|
|
if (CGEN_SYNTAX_CHAR_P (*syn))
|
|
|
|
|
{
|
|
|
|
|
(*info->fprintf_func) (info->stream, "%c", CGEN_SYNTAX_CHAR (*syn));
|
|
|
|
|
continue;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* We have an operand. */
|
|
|
|
|
iq2000_cgen_print_operand (cd, CGEN_SYNTAX_FIELD (*syn), info,
|
|
|
|
|
fields, CGEN_INSN_ATTRS (insn), pc, length);
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* Subroutine of print_insn. Reads an insn into the given buffers and updates
|
|
|
|
|
the extract info.
|
|
|
|
|
Returns 0 if all is well, non-zero otherwise. */
|
|
|
|
|
|
|
|
|
|
static int
|
2003-08-09 08:39:21 +08:00
|
|
|
|
read_insn (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
|
|
|
|
|
bfd_vma pc,
|
|
|
|
|
disassemble_info *info,
|
2005-02-24 00:04:40 +08:00
|
|
|
|
bfd_byte *buf,
|
2003-08-09 08:39:21 +08:00
|
|
|
|
int buflen,
|
|
|
|
|
CGEN_EXTRACT_INFO *ex_info,
|
|
|
|
|
unsigned long *insn_value)
|
2003-01-04 03:52:23 +08:00
|
|
|
|
{
|
|
|
|
|
int status = (*info->read_memory_func) (pc, buf, buflen, info);
|
2005-07-01 19:16:33 +08:00
|
|
|
|
|
2003-01-04 03:52:23 +08:00
|
|
|
|
if (status != 0)
|
|
|
|
|
{
|
|
|
|
|
(*info->memory_error_func) (status, pc, info);
|
|
|
|
|
return -1;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
ex_info->dis_info = info;
|
|
|
|
|
ex_info->valid = (1 << buflen) - 1;
|
|
|
|
|
ex_info->insn_bytes = buf;
|
|
|
|
|
|
|
|
|
|
*insn_value = bfd_get_bits (buf, buflen * 8, info->endian == BFD_ENDIAN_BIG);
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* Utility to print an insn.
|
|
|
|
|
BUF is the base part of the insn, target byte order, BUFLEN bytes long.
|
|
|
|
|
The result is the size of the insn in bytes or zero for an unknown insn
|
|
|
|
|
or -1 if an error occurs fetching data (memory_error_func will have
|
|
|
|
|
been called). */
|
|
|
|
|
|
|
|
|
|
static int
|
2003-08-09 08:39:21 +08:00
|
|
|
|
print_insn (CGEN_CPU_DESC cd,
|
|
|
|
|
bfd_vma pc,
|
|
|
|
|
disassemble_info *info,
|
2005-02-24 00:04:40 +08:00
|
|
|
|
bfd_byte *buf,
|
2003-08-09 08:39:21 +08:00
|
|
|
|
unsigned int buflen)
|
2003-01-04 03:52:23 +08:00
|
|
|
|
{
|
|
|
|
|
CGEN_INSN_INT insn_value;
|
|
|
|
|
const CGEN_INSN_LIST *insn_list;
|
|
|
|
|
CGEN_EXTRACT_INFO ex_info;
|
|
|
|
|
int basesize;
|
|
|
|
|
|
|
|
|
|
/* Extract base part of instruction, just in case CGEN_DIS_* uses it. */
|
|
|
|
|
basesize = cd->base_insn_bitsize < buflen * 8 ?
|
|
|
|
|
cd->base_insn_bitsize : buflen * 8;
|
|
|
|
|
insn_value = cgen_get_insn_value (cd, buf, basesize);
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
/* Fill in ex_info fields like read_insn would. Don't actually call
|
|
|
|
|
read_insn, since the incoming buffer is already read (and possibly
|
|
|
|
|
modified a la m32r). */
|
|
|
|
|
ex_info.valid = (1 << buflen) - 1;
|
|
|
|
|
ex_info.dis_info = info;
|
|
|
|
|
ex_info.insn_bytes = buf;
|
|
|
|
|
|
|
|
|
|
/* The instructions are stored in hash lists.
|
|
|
|
|
Pick the first one and keep trying until we find the right one. */
|
|
|
|
|
|
2005-02-24 00:04:40 +08:00
|
|
|
|
insn_list = CGEN_DIS_LOOKUP_INSN (cd, (char *) buf, insn_value);
|
2003-01-04 03:52:23 +08:00
|
|
|
|
while (insn_list != NULL)
|
|
|
|
|
{
|
|
|
|
|
const CGEN_INSN *insn = insn_list->insn;
|
|
|
|
|
CGEN_FIELDS fields;
|
|
|
|
|
int length;
|
|
|
|
|
unsigned long insn_value_cropped;
|
|
|
|
|
|
2015-08-12 19:45:07 +08:00
|
|
|
|
#ifdef CGEN_VALIDATE_INSN_SUPPORTED
|
2003-01-04 03:52:23 +08:00
|
|
|
|
/* Not needed as insn shouldn't be in hash lists if not supported. */
|
|
|
|
|
/* Supported by this cpu? */
|
|
|
|
|
if (! iq2000_cgen_insn_supported (cd, insn))
|
|
|
|
|
{
|
|
|
|
|
insn_list = CGEN_DIS_NEXT_INSN (insn_list);
|
|
|
|
|
continue;
|
|
|
|
|
}
|
|
|
|
|
#endif
|
|
|
|
|
|
|
|
|
|
/* Basic bit mask must be correct. */
|
|
|
|
|
/* ??? May wish to allow target to defer this check until the extract
|
|
|
|
|
handler. */
|
|
|
|
|
|
|
|
|
|
/* Base size may exceed this instruction's size. Extract the
|
|
|
|
|
relevant part from the buffer. */
|
|
|
|
|
if ((unsigned) (CGEN_INSN_BITSIZE (insn) / 8) < buflen &&
|
|
|
|
|
(unsigned) (CGEN_INSN_BITSIZE (insn) / 8) <= sizeof (unsigned long))
|
2015-08-12 19:45:07 +08:00
|
|
|
|
insn_value_cropped = bfd_get_bits (buf, CGEN_INSN_BITSIZE (insn),
|
2003-01-04 03:52:23 +08:00
|
|
|
|
info->endian == BFD_ENDIAN_BIG);
|
|
|
|
|
else
|
|
|
|
|
insn_value_cropped = insn_value;
|
|
|
|
|
|
|
|
|
|
if ((insn_value_cropped & CGEN_INSN_BASE_MASK (insn))
|
|
|
|
|
== CGEN_INSN_BASE_VALUE (insn))
|
|
|
|
|
{
|
|
|
|
|
/* Printing is handled in two passes. The first pass parses the
|
|
|
|
|
machine insn and extracts the fields. The second pass prints
|
|
|
|
|
them. */
|
|
|
|
|
|
|
|
|
|
/* Make sure the entire insn is loaded into insn_value, if it
|
|
|
|
|
can fit. */
|
|
|
|
|
if (((unsigned) CGEN_INSN_BITSIZE (insn) > cd->base_insn_bitsize) &&
|
|
|
|
|
(unsigned) (CGEN_INSN_BITSIZE (insn) / 8) <= sizeof (unsigned long))
|
|
|
|
|
{
|
|
|
|
|
unsigned long full_insn_value;
|
|
|
|
|
int rc = read_insn (cd, pc, info, buf,
|
|
|
|
|
CGEN_INSN_BITSIZE (insn) / 8,
|
|
|
|
|
& ex_info, & full_insn_value);
|
|
|
|
|
if (rc != 0)
|
|
|
|
|
return rc;
|
|
|
|
|
length = CGEN_EXTRACT_FN (cd, insn)
|
|
|
|
|
(cd, insn, &ex_info, full_insn_value, &fields, pc);
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
length = CGEN_EXTRACT_FN (cd, insn)
|
|
|
|
|
(cd, insn, &ex_info, insn_value_cropped, &fields, pc);
|
|
|
|
|
|
2005-07-01 19:16:33 +08:00
|
|
|
|
/* Length < 0 -> error. */
|
2003-01-04 03:52:23 +08:00
|
|
|
|
if (length < 0)
|
|
|
|
|
return length;
|
|
|
|
|
if (length > 0)
|
|
|
|
|
{
|
|
|
|
|
CGEN_PRINT_FN (cd, insn) (cd, info, insn, &fields, pc, length);
|
2005-07-01 19:16:33 +08:00
|
|
|
|
/* Length is in bits, result is in bytes. */
|
2003-01-04 03:52:23 +08:00
|
|
|
|
return length / 8;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
insn_list = CGEN_DIS_NEXT_INSN (insn_list);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* Default value for CGEN_PRINT_INSN.
|
|
|
|
|
The result is the size of the insn in bytes or zero for an unknown insn
|
|
|
|
|
or -1 if an error occured fetching bytes. */
|
|
|
|
|
|
|
|
|
|
#ifndef CGEN_PRINT_INSN
|
|
|
|
|
#define CGEN_PRINT_INSN default_print_insn
|
|
|
|
|
#endif
|
|
|
|
|
|
|
|
|
|
static int
|
2003-08-09 08:39:21 +08:00
|
|
|
|
default_print_insn (CGEN_CPU_DESC cd, bfd_vma pc, disassemble_info *info)
|
2003-01-04 03:52:23 +08:00
|
|
|
|
{
|
2005-02-24 00:04:40 +08:00
|
|
|
|
bfd_byte buf[CGEN_MAX_INSN_SIZE];
|
2003-01-04 03:52:23 +08:00
|
|
|
|
int buflen;
|
|
|
|
|
int status;
|
|
|
|
|
|
|
|
|
|
/* Attempt to read the base part of the insn. */
|
|
|
|
|
buflen = cd->base_insn_bitsize / 8;
|
|
|
|
|
status = (*info->read_memory_func) (pc, buf, buflen, info);
|
|
|
|
|
|
|
|
|
|
/* Try again with the minimum part, if min < base. */
|
|
|
|
|
if (status != 0 && (cd->min_insn_bitsize < cd->base_insn_bitsize))
|
|
|
|
|
{
|
|
|
|
|
buflen = cd->min_insn_bitsize / 8;
|
|
|
|
|
status = (*info->read_memory_func) (pc, buf, buflen, info);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if (status != 0)
|
|
|
|
|
{
|
|
|
|
|
(*info->memory_error_func) (status, pc, info);
|
|
|
|
|
return -1;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return print_insn (cd, pc, info, buf, buflen);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* Main entry point.
|
|
|
|
|
Print one instruction from PC on INFO->STREAM.
|
|
|
|
|
Return the size of the instruction (in bytes). */
|
|
|
|
|
|
2005-07-01 19:16:33 +08:00
|
|
|
|
typedef struct cpu_desc_list
|
|
|
|
|
{
|
2003-01-04 03:52:23 +08:00
|
|
|
|
struct cpu_desc_list *next;
|
2005-11-03 00:58:31 +08:00
|
|
|
|
CGEN_BITSET *isa;
|
2003-01-04 03:52:23 +08:00
|
|
|
|
int mach;
|
|
|
|
|
int endian;
|
|
|
|
|
CGEN_CPU_DESC cd;
|
|
|
|
|
} cpu_desc_list;
|
|
|
|
|
|
|
|
|
|
int
|
2003-08-09 08:39:21 +08:00
|
|
|
|
print_insn_iq2000 (bfd_vma pc, disassemble_info *info)
|
2003-01-04 03:52:23 +08:00
|
|
|
|
{
|
|
|
|
|
static cpu_desc_list *cd_list = 0;
|
|
|
|
|
cpu_desc_list *cl = 0;
|
|
|
|
|
static CGEN_CPU_DESC cd = 0;
|
2005-11-03 00:58:31 +08:00
|
|
|
|
static CGEN_BITSET *prev_isa;
|
2003-01-04 03:52:23 +08:00
|
|
|
|
static int prev_mach;
|
|
|
|
|
static int prev_endian;
|
|
|
|
|
int length;
|
2005-11-03 00:58:31 +08:00
|
|
|
|
CGEN_BITSET *isa;
|
|
|
|
|
int mach;
|
2003-01-04 03:52:23 +08:00
|
|
|
|
int endian = (info->endian == BFD_ENDIAN_BIG
|
|
|
|
|
? CGEN_ENDIAN_BIG
|
|
|
|
|
: CGEN_ENDIAN_LITTLE);
|
|
|
|
|
enum bfd_architecture arch;
|
|
|
|
|
|
|
|
|
|
/* ??? gdb will set mach but leave the architecture as "unknown" */
|
|
|
|
|
#ifndef CGEN_BFD_ARCH
|
|
|
|
|
#define CGEN_BFD_ARCH bfd_arch_iq2000
|
|
|
|
|
#endif
|
|
|
|
|
arch = info->arch;
|
|
|
|
|
if (arch == bfd_arch_unknown)
|
|
|
|
|
arch = CGEN_BFD_ARCH;
|
2015-08-12 19:45:07 +08:00
|
|
|
|
|
2003-01-04 03:52:23 +08:00
|
|
|
|
/* There's no standard way to compute the machine or isa number
|
|
|
|
|
so we leave it to the target. */
|
|
|
|
|
#ifdef CGEN_COMPUTE_MACH
|
|
|
|
|
mach = CGEN_COMPUTE_MACH (info);
|
|
|
|
|
#else
|
|
|
|
|
mach = info->mach;
|
|
|
|
|
#endif
|
|
|
|
|
|
|
|
|
|
#ifdef CGEN_COMPUTE_ISA
|
2005-11-03 00:58:31 +08:00
|
|
|
|
{
|
|
|
|
|
static CGEN_BITSET *permanent_isa;
|
|
|
|
|
|
|
|
|
|
if (!permanent_isa)
|
|
|
|
|
permanent_isa = cgen_bitset_create (MAX_ISAS);
|
|
|
|
|
isa = permanent_isa;
|
|
|
|
|
cgen_bitset_clear (isa);
|
|
|
|
|
cgen_bitset_add (isa, CGEN_COMPUTE_ISA (info));
|
|
|
|
|
}
|
2003-01-04 03:52:23 +08:00
|
|
|
|
#else
|
|
|
|
|
isa = info->insn_sets;
|
|
|
|
|
#endif
|
|
|
|
|
|
|
|
|
|
/* If we've switched cpu's, try to find a handle we've used before */
|
|
|
|
|
if (cd
|
2005-11-03 00:58:31 +08:00
|
|
|
|
&& (cgen_bitset_compare (isa, prev_isa) != 0
|
2003-01-04 03:52:23 +08:00
|
|
|
|
|| mach != prev_mach
|
|
|
|
|
|| endian != prev_endian))
|
|
|
|
|
{
|
|
|
|
|
cd = 0;
|
|
|
|
|
for (cl = cd_list; cl; cl = cl->next)
|
|
|
|
|
{
|
2005-11-03 00:58:31 +08:00
|
|
|
|
if (cgen_bitset_compare (cl->isa, isa) == 0 &&
|
2003-01-04 03:52:23 +08:00
|
|
|
|
cl->mach == mach &&
|
|
|
|
|
cl->endian == endian)
|
|
|
|
|
{
|
|
|
|
|
cd = cl->cd;
|
2005-11-03 00:58:31 +08:00
|
|
|
|
prev_isa = cd->isas;
|
2003-01-04 03:52:23 +08:00
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
}
|
2015-08-12 19:45:07 +08:00
|
|
|
|
}
|
2003-01-04 03:52:23 +08:00
|
|
|
|
|
|
|
|
|
/* If we haven't initialized yet, initialize the opcode table. */
|
|
|
|
|
if (! cd)
|
|
|
|
|
{
|
|
|
|
|
const bfd_arch_info_type *arch_type = bfd_lookup_arch (arch, mach);
|
|
|
|
|
const char *mach_name;
|
|
|
|
|
|
|
|
|
|
if (!arch_type)
|
|
|
|
|
abort ();
|
|
|
|
|
mach_name = arch_type->printable_name;
|
|
|
|
|
|
2005-11-03 00:58:31 +08:00
|
|
|
|
prev_isa = cgen_bitset_copy (isa);
|
2003-01-04 03:52:23 +08:00
|
|
|
|
prev_mach = mach;
|
|
|
|
|
prev_endian = endian;
|
|
|
|
|
cd = iq2000_cgen_cpu_open (CGEN_CPU_OPEN_ISAS, prev_isa,
|
|
|
|
|
CGEN_CPU_OPEN_BFDMACH, mach_name,
|
|
|
|
|
CGEN_CPU_OPEN_ENDIAN, prev_endian,
|
|
|
|
|
CGEN_CPU_OPEN_END);
|
|
|
|
|
if (!cd)
|
|
|
|
|
abort ();
|
|
|
|
|
|
2005-07-01 19:16:33 +08:00
|
|
|
|
/* Save this away for future reference. */
|
2003-01-04 03:52:23 +08:00
|
|
|
|
cl = xmalloc (sizeof (struct cpu_desc_list));
|
|
|
|
|
cl->cd = cd;
|
2005-11-03 00:58:31 +08:00
|
|
|
|
cl->isa = prev_isa;
|
2003-01-04 03:52:23 +08:00
|
|
|
|
cl->mach = mach;
|
|
|
|
|
cl->endian = endian;
|
|
|
|
|
cl->next = cd_list;
|
|
|
|
|
cd_list = cl;
|
|
|
|
|
|
|
|
|
|
iq2000_cgen_init_dis (cd);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* We try to have as much common code as possible.
|
|
|
|
|
But at this point some targets need to take over. */
|
|
|
|
|
/* ??? Some targets may need a hook elsewhere. Try to avoid this,
|
|
|
|
|
but if not possible try to move this hook elsewhere rather than
|
|
|
|
|
have two hooks. */
|
|
|
|
|
length = CGEN_PRINT_INSN (cd, pc, info);
|
|
|
|
|
if (length > 0)
|
|
|
|
|
return length;
|
|
|
|
|
if (length < 0)
|
|
|
|
|
return -1;
|
|
|
|
|
|
|
|
|
|
(*info->fprintf_func) (info->stream, UNKNOWN_INSN_MSG);
|
|
|
|
|
return cd->default_insn_bitsize / 8;
|
|
|
|
|
}
|