1999-04-16 09:35:26 +08:00
|
|
|
dnl Process this file with autoconf to produce a configure script.
|
Index: arm/ChangeLog
2005-01-07 Andrew Cagney <cagney@gnu.org>
* configure.ac: Rename configure.in, require autoconf 2.59.
* configure: Re-generate.
Index: ChangeLog
2005-01-07 Andrew Cagney <cagney@gnu.org>
* configure.ac: Replace configure.in. Requires autoconf 2.59 and
correctly calls AC_CONFIG_SUBDIRS.
* configure: Re-generate.
Index: common/ChangeLog
2005-01-07 Andrew Cagney <cagney@gnu.org>
* configure.ac: Rename configure.in, require autoconf 2.59.
* aclocal.m4 (SIM_AC_COMMON): Delete call to AC_CONFIG_AUX_DIR.
* configure: Re-generate.
Index: d10v/ChangeLog
2005-01-07 Andrew Cagney <cagney@gnu.org>
* configure.ac: Rename configure.in, require autoconf 2.59.
* configure: Re-generate.
Index: erc32/ChangeLog
2005-01-07 Andrew Cagney <cagney@gnu.org>
* configure.ac: Rename configure.in, require autoconf 2.59.
* configure: Re-generate.
Index: frv/ChangeLog
2005-01-07 Andrew Cagney <cagney@gnu.org>
* configure.ac: Rename configure.in, require autoconf 2.59.
* configure: Re-generate.
Index: h8300/ChangeLog
2005-01-07 Andrew Cagney <cagney@gnu.org>
* configure.ac: Rename configure.in, require autoconf 2.59.
* configure: Re-generate.
Index: igen/ChangeLog
2005-01-07 Andrew Cagney <cagney@gnu.org>
* configure.ac: Rename configure.in, require autoconf 2.59.
* configure: Re-generate.
Index: m32r/ChangeLog
2005-01-07 Andrew Cagney <cagney@gnu.org>
* configure.ac: Rename configure.in, require autoconf 2.59.
* configure: Re-generate.
Index: m68hc11/ChangeLog
2005-01-07 Andrew Cagney <cagney@gnu.org>
* configure.ac: Rename configure.in, require autoconf 2.59.
* configure: Re-generate.
Index: mcore/ChangeLog
2005-01-07 Andrew Cagney <cagney@gnu.org>
* configure.ac: Rename configure.in, require autoconf 2.59.
* configure: Re-generate.
Index: mips/ChangeLog
2005-01-07 Andrew Cagney <cagney@gnu.org>
* configure.ac: Rename configure.in, require autoconf 2.59.
* configure: Re-generate.
Index: mn10300/ChangeLog
2005-01-07 Andrew Cagney <cagney@gnu.org>
* configure.ac: Rename configure.in, require autoconf 2.59.
* configure: Re-generate.
Index: ppc/ChangeLog
2005-01-07 Andrew Cagney <cagney@gnu.org>
* configure.ac: Rename configure.in, require autoconf 2.59.
* configure: Re-generate.
Index: sh/ChangeLog
2005-01-07 Andrew Cagney <cagney@gnu.org>
* configure.ac: Rename configure.in, require autoconf 2.59.
* configure: Re-generate.
Index: testsuite/d10v-elf/ChangeLog
2005-01-07 Andrew Cagney <cagney@gnu.org>
* configure.ac: Rename configure.in, require autoconf 2.59.
* configure: Re-generate.
Index: testsuite/frv-elf/ChangeLog
2005-01-07 Andrew Cagney <cagney@gnu.org>
* configure.ac: Rename configure.in, require autoconf 2.59.
* configure: Re-generate.
Index: testsuite/m32r-elf/ChangeLog
2005-01-07 Andrew Cagney <cagney@gnu.org>
* configure.ac: Rename configure.in, require autoconf 2.59.
* configure: Re-generate.
Index: testsuite/mips64el-elf/ChangeLog
2005-01-07 Andrew Cagney <cagney@gnu.org>
* configure.ac: Rename configure.in, require autoconf 2.59.
* configure: Re-generate.
Index: testsuite/ChangeLog
2005-01-07 Andrew Cagney <cagney@gnu.org>
* configure.ac: Rename configure.in, require autoconf 2.59.
* configure: Re-generate.
Index: v850/ChangeLog
2005-01-07 Andrew Cagney <cagney@gnu.org>
* configure.ac: Rename configure.in, require autoconf 2.59.
* configure: Re-generate.
2005-01-11 00:14:50 +08:00
|
|
|
AC_PREREQ(2.59)dnl
|
1999-04-16 09:35:26 +08:00
|
|
|
AC_INIT(Makefile.in)
|
2005-01-15 04:05:48 +08:00
|
|
|
AC_CONFIG_HEADER(config.h:config.in)
|
1999-04-16 09:35:26 +08:00
|
|
|
|
2005-01-13 01:12:46 +08:00
|
|
|
sinclude(../common/aclocal.m4)
|
1999-04-16 09:35:26 +08:00
|
|
|
|
2005-01-15 04:05:48 +08:00
|
|
|
# Bugs in autoconf 2.59 break the call to SIM_AC_COMMON, hack around
|
|
|
|
# it by inlining the macro's contents.
|
|
|
|
sinclude(../common/common.m4)
|
|
|
|
|
1999-04-16 09:35:26 +08:00
|
|
|
dnl Options available in this module
|
|
|
|
SIM_AC_OPTION_INLINE()
|
|
|
|
SIM_AC_OPTION_ALIGNMENT(NONSTRICT_ALIGNMENT)
|
|
|
|
SIM_AC_OPTION_HOSTENDIAN
|
|
|
|
SIM_AC_OPTION_WARNINGS
|
2003-01-05 14:13:51 +08:00
|
|
|
SIM_AC_OPTION_RESERVED_BITS(1)
|
1999-04-16 09:35:26 +08:00
|
|
|
|
|
|
|
# DEPRECATED
|
|
|
|
#
|
|
|
|
# Instead of defining a `subtarget' macro, code should be checking
|
|
|
|
# the value of {STATE,CPU}_ARCHITECTURE to identify the architecture
|
|
|
|
# in question.
|
|
|
|
#
|
|
|
|
case "${target}" in
|
2003-01-04 Richard Sandiford <rsandifo@redhat.com>
Andrew Cagney <ac131313@redhat.com>
Gavin Romig-Koch <gavin@redhat.com>
Graydon Hoare <graydon@redhat.com>
Aldy Hernandez <aldyh@redhat.com>
Dave Brolley <brolley@redhat.com>
Chris Demetriou <cgd@broadcom.com>
* configure.in (mips64vr*): Define TARGET_ENABLE_FR to 1.
(sim_mach_default): New variable.
(mips64vr-*-*, mips64vrel-*-*): New configurations.
Add a new simulator generator, MULTI.
* configure: Regenerate.
* Makefile.in (SIM_MULTI_OBJ, SIM_EXTRA_DISTCLEAN): New variables.
(multi-run.o): New dependency.
(SIM_MULTI_ALL, SIM_MULTI_IGEN_CONFIGS): New variables.
(tmp-mach-multi, tmp-itable-multi, tmp-run-multi): New rules.
(tmp-multi): Combine them.
(BUILT_SRC_FROM_MULTI): New variable. Depend on tmp-multi.
(clean-extra): Remove sources in BUILT_SRC_FROM_MULTI.
(distclean-extra): New rule.
* sim-main.h: Include bfd.h.
(MIPS_MACH): New macro.
* mips.igen (vr4120, vr5400, vr5500): New models.
(clo, clz, dclo, dclz, madd, maddu, msub, msub, mul): Add *vr5500.
* vr.igen: Replace with new version.
2003-01-05 15:56:59 +08:00
|
|
|
mips64vr*-*-*) SIM_SUBTARGET="-DTARGET_ENABLE_FR=1" ;;
|
1999-04-16 09:35:26 +08:00
|
|
|
mips*tx39*) SIM_SUBTARGET="-DSUBTARGET_R3900=1";;
|
2007-02-14 04:20:54 +08:00
|
|
|
mips*-sde-elf*) SIM_SUBTARGET="-DTARGET_ENABLE_FR=1";;
|
2002-03-12 Chris Demetriou <cgd@broadcom.com>
* configure.in (mipsisa32*-*-*, mipsisa64*-*-*): New targets.
* mips.igen (mips32, mips64): New models, add to all instructions
and functions as appropriate.
(loadstore_ea, check_u64): New variant for model mips64.
(check_fmt_p): New variant for models mipsV and mips64, remove
mipsV model marking fro other variant.
(SLL) Rename to...
(SLLa) this.
(CLO, CLZ, MADD, MADDU, MSUB, MSUBU, MUL, SLLb): New instructions
for mips32 and mips64.
(DCLO, DCLZ): New instructions for mips64.
2002-03-13 06:53:01 +08:00
|
|
|
mipsisa32*-*-*) SIM_SUBTARGET="-DTARGET_ENABLE_FR=1";;
|
|
|
|
mipsisa64*-*-*) SIM_SUBTARGET="-DTARGET_ENABLE_FR=1";;
|
1999-04-16 09:35:26 +08:00
|
|
|
*) SIM_SUBTARGET="";;
|
|
|
|
esac
|
|
|
|
AC_SUBST(SIM_SUBTARGET)
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
#
|
|
|
|
# Select the byte order of the target
|
|
|
|
#
|
|
|
|
mips_endian=
|
|
|
|
default_endian=
|
|
|
|
case "${target}" in
|
|
|
|
mips64el*-*-*) mips_endian=LITTLE_ENDIAN ;;
|
1999-04-27 02:34:20 +08:00
|
|
|
mips64vr*el-*-*) default_endian=LITTLE_ENDIAN ;;
|
1999-04-16 09:35:26 +08:00
|
|
|
mips64*-*-*) default_endian=BIG_ENDIAN ;;
|
|
|
|
mips16*-*-*) default_endian=BIG_ENDIAN ;;
|
2002-03-12 Chris Demetriou <cgd@broadcom.com>
* configure.in (mipsisa32*-*-*, mipsisa64*-*-*): New targets.
* mips.igen (mips32, mips64): New models, add to all instructions
and functions as appropriate.
(loadstore_ea, check_u64): New variant for model mips64.
(check_fmt_p): New variant for models mipsV and mips64, remove
mipsV model marking fro other variant.
(SLL) Rename to...
(SLLa) this.
(CLO, CLZ, MADD, MADDU, MSUB, MSUBU, MUL, SLLb): New instructions
for mips32 and mips64.
(DCLO, DCLZ): New instructions for mips64.
2002-03-13 06:53:01 +08:00
|
|
|
mipsisa32*-*-*) default_endian=BIG_ENDIAN ;;
|
|
|
|
mipsisa64*-*-*) default_endian=BIG_ENDIAN ;;
|
1999-04-16 09:35:26 +08:00
|
|
|
mips*-*-*) default_endian=BIG_ENDIAN ;;
|
|
|
|
*) default_endian=BIG_ENDIAN ;;
|
|
|
|
esac
|
|
|
|
SIM_AC_OPTION_ENDIAN($mips_endian,$default_endian)
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
#
|
|
|
|
# Select the bitsize of the target
|
|
|
|
#
|
|
|
|
mips_addr_bitsize=
|
|
|
|
case "${target}" in
|
2007-02-18 00:36:32 +08:00
|
|
|
mips*-sde-elf*) mips_bitsize=64 ; mips_msb=63 ;;
|
1999-04-16 09:35:26 +08:00
|
|
|
mips64*-*-*) mips_bitsize=64 ; mips_msb=63 ;;
|
|
|
|
mips16*-*-*) mips_bitsize=64 ; mips_msb=63 ;;
|
2002-03-12 Chris Demetriou <cgd@broadcom.com>
* configure.in (mipsisa32*-*-*, mipsisa64*-*-*): New targets.
* mips.igen (mips32, mips64): New models, add to all instructions
and functions as appropriate.
(loadstore_ea, check_u64): New variant for model mips64.
(check_fmt_p): New variant for models mipsV and mips64, remove
mipsV model marking fro other variant.
(SLL) Rename to...
(SLLa) this.
(CLO, CLZ, MADD, MADDU, MSUB, MSUBU, MUL, SLLb): New instructions
for mips32 and mips64.
(DCLO, DCLZ): New instructions for mips64.
2002-03-13 06:53:01 +08:00
|
|
|
mipsisa32*-*-*) mips_bitsize=32 ; mips_msb=31 ;;
|
|
|
|
mipsisa64*-*-*) mips_bitsize=64 ; mips_msb=63 ;;
|
1999-04-16 09:35:26 +08:00
|
|
|
mips*-*-*) mips_bitsize=32 ; mips_msb=31 ;;
|
|
|
|
*) mips_bitsize=64 ; mips_msb=63 ;;
|
|
|
|
esac
|
|
|
|
SIM_AC_OPTION_BITSIZE($mips_bitsize,$mips_msb,$mips_addr_bitsize)
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
#
|
|
|
|
# Select the floating hardware support of the target
|
|
|
|
#
|
|
|
|
mips_fpu=HARDWARE_FLOATING_POINT
|
|
|
|
mips_fpu_bitsize=
|
|
|
|
case "${target}" in
|
2007-02-18 00:36:32 +08:00
|
|
|
mips*tx39*) mips_fpu=HARD_FLOATING_POINT ; mips_fpu_bitsize=32 ;;
|
|
|
|
mips*-sde-elf*) mips_fpu=HARD_FLOATING_POINT ; mips_fpu_bitsize=64 ;;
|
1999-04-16 09:35:26 +08:00
|
|
|
mips64*-*-*) mips_fpu=HARD_FLOATING_POINT ;;
|
|
|
|
mips16*-*-*) mips_fpu=HARD_FLOATING_POINT ;;
|
2002-03-12 Chris Demetriou <cgd@broadcom.com>
* configure.in (mipsisa32*-*-*, mipsisa64*-*-*): New targets.
* mips.igen (mips32, mips64): New models, add to all instructions
and functions as appropriate.
(loadstore_ea, check_u64): New variant for model mips64.
(check_fmt_p): New variant for models mipsV and mips64, remove
mipsV model marking fro other variant.
(SLL) Rename to...
(SLLa) this.
(CLO, CLZ, MADD, MADDU, MSUB, MSUBU, MUL, SLLb): New instructions
for mips32 and mips64.
(DCLO, DCLZ): New instructions for mips64.
2002-03-13 06:53:01 +08:00
|
|
|
mipsisa32*-*-*) mips_fpu=HARD_FLOATING_POINT ; mips_fpu_bitsize=64 ;;
|
|
|
|
mipsisa64*-*-*) mips_fpu=HARD_FLOATING_POINT ; mips_fpu_bitsize=64 ;;
|
1999-04-16 09:35:26 +08:00
|
|
|
mips*-*-*) mips_fpu=HARD_FLOATING_POINT ; mips_fpu_bitsize=32 ;;
|
|
|
|
*) mips_fpu=HARD_FLOATING_POINT ;;
|
|
|
|
esac
|
|
|
|
SIM_AC_OPTION_FLOAT($mips_fpu,$mips_fpu_bitsize)
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
#
|
|
|
|
# Select the level of SMP support
|
|
|
|
#
|
|
|
|
case "${target}" in
|
|
|
|
*) mips_smp=0 ;;
|
|
|
|
esac
|
|
|
|
SIM_AC_OPTION_SMP($mips_smp)
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
#
|
|
|
|
# Select the IGEN architecture
|
|
|
|
#
|
|
|
|
sim_gen=IGEN
|
|
|
|
sim_igen_machine="-M mipsIV"
|
2004-06-26 02:35:18 +08:00
|
|
|
sim_m16_machine="-M mips16,mipsIII"
|
1999-04-16 09:35:26 +08:00
|
|
|
sim_igen_filter="32,64,f"
|
|
|
|
sim_m16_filter="16"
|
2003-01-04 Richard Sandiford <rsandifo@redhat.com>
Andrew Cagney <ac131313@redhat.com>
Gavin Romig-Koch <gavin@redhat.com>
Graydon Hoare <graydon@redhat.com>
Aldy Hernandez <aldyh@redhat.com>
Dave Brolley <brolley@redhat.com>
Chris Demetriou <cgd@broadcom.com>
* configure.in (mips64vr*): Define TARGET_ENABLE_FR to 1.
(sim_mach_default): New variable.
(mips64vr-*-*, mips64vrel-*-*): New configurations.
Add a new simulator generator, MULTI.
* configure: Regenerate.
* Makefile.in (SIM_MULTI_OBJ, SIM_EXTRA_DISTCLEAN): New variables.
(multi-run.o): New dependency.
(SIM_MULTI_ALL, SIM_MULTI_IGEN_CONFIGS): New variables.
(tmp-mach-multi, tmp-itable-multi, tmp-run-multi): New rules.
(tmp-multi): Combine them.
(BUILT_SRC_FROM_MULTI): New variable. Depend on tmp-multi.
(clean-extra): Remove sources in BUILT_SRC_FROM_MULTI.
(distclean-extra): New rule.
* sim-main.h: Include bfd.h.
(MIPS_MACH): New macro.
* mips.igen (vr4120, vr5400, vr5500): New models.
(clo, clz, dclo, dclz, madd, maddu, msub, msub, mul): Add *vr5500.
* vr.igen: Replace with new version.
2003-01-05 15:56:59 +08:00
|
|
|
sim_mach_default="mips8000"
|
|
|
|
|
1999-04-16 09:35:26 +08:00
|
|
|
case "${target}" in
|
|
|
|
mips*tx39*) sim_gen=IGEN
|
|
|
|
sim_igen_filter="32,f"
|
|
|
|
sim_igen_machine="-M r3900"
|
|
|
|
;;
|
|
|
|
mips64vr43*-*-*) sim_gen=IGEN
|
|
|
|
sim_igen_machine="-M mipsIV"
|
2003-01-04 Richard Sandiford <rsandifo@redhat.com>
Andrew Cagney <ac131313@redhat.com>
Gavin Romig-Koch <gavin@redhat.com>
Graydon Hoare <graydon@redhat.com>
Aldy Hernandez <aldyh@redhat.com>
Dave Brolley <brolley@redhat.com>
Chris Demetriou <cgd@broadcom.com>
* configure.in (mips64vr*): Define TARGET_ENABLE_FR to 1.
(sim_mach_default): New variable.
(mips64vr-*-*, mips64vrel-*-*): New configurations.
Add a new simulator generator, MULTI.
* configure: Regenerate.
* Makefile.in (SIM_MULTI_OBJ, SIM_EXTRA_DISTCLEAN): New variables.
(multi-run.o): New dependency.
(SIM_MULTI_ALL, SIM_MULTI_IGEN_CONFIGS): New variables.
(tmp-mach-multi, tmp-itable-multi, tmp-run-multi): New rules.
(tmp-multi): Combine them.
(BUILT_SRC_FROM_MULTI): New variable. Depend on tmp-multi.
(clean-extra): Remove sources in BUILT_SRC_FROM_MULTI.
(distclean-extra): New rule.
* sim-main.h: Include bfd.h.
(MIPS_MACH): New macro.
* mips.igen (vr4120, vr5400, vr5500): New models.
(clo, clz, dclo, dclz, madd, maddu, msub, msub, mul): Add *vr5500.
* vr.igen: Replace with new version.
2003-01-05 15:56:59 +08:00
|
|
|
sim_mach_default="mips8000"
|
1999-04-16 09:35:26 +08:00
|
|
|
;;
|
|
|
|
mips64vr5*-*-*) sim_gen=IGEN
|
|
|
|
sim_igen_machine="-M vr5000"
|
2003-01-04 Richard Sandiford <rsandifo@redhat.com>
Andrew Cagney <ac131313@redhat.com>
Gavin Romig-Koch <gavin@redhat.com>
Graydon Hoare <graydon@redhat.com>
Aldy Hernandez <aldyh@redhat.com>
Dave Brolley <brolley@redhat.com>
Chris Demetriou <cgd@broadcom.com>
* configure.in (mips64vr*): Define TARGET_ENABLE_FR to 1.
(sim_mach_default): New variable.
(mips64vr-*-*, mips64vrel-*-*): New configurations.
Add a new simulator generator, MULTI.
* configure: Regenerate.
* Makefile.in (SIM_MULTI_OBJ, SIM_EXTRA_DISTCLEAN): New variables.
(multi-run.o): New dependency.
(SIM_MULTI_ALL, SIM_MULTI_IGEN_CONFIGS): New variables.
(tmp-mach-multi, tmp-itable-multi, tmp-run-multi): New rules.
(tmp-multi): Combine them.
(BUILT_SRC_FROM_MULTI): New variable. Depend on tmp-multi.
(clean-extra): Remove sources in BUILT_SRC_FROM_MULTI.
(distclean-extra): New rule.
* sim-main.h: Include bfd.h.
(MIPS_MACH): New macro.
* mips.igen (vr4120, vr5400, vr5500): New models.
(clo, clz, dclo, dclz, madd, maddu, msub, msub, mul): Add *vr5500.
* vr.igen: Replace with new version.
2003-01-05 15:56:59 +08:00
|
|
|
sim_mach_default="mips5000"
|
1999-04-16 09:35:26 +08:00
|
|
|
;;
|
|
|
|
mips64vr41*) sim_gen=M16
|
|
|
|
sim_igen_machine="-M vr4100"
|
|
|
|
sim_m16_machine="-M vr4100"
|
|
|
|
sim_igen_filter="32,64,f"
|
|
|
|
sim_m16_filter="16"
|
2003-01-04 Richard Sandiford <rsandifo@redhat.com>
Andrew Cagney <ac131313@redhat.com>
Gavin Romig-Koch <gavin@redhat.com>
Graydon Hoare <graydon@redhat.com>
Aldy Hernandez <aldyh@redhat.com>
Dave Brolley <brolley@redhat.com>
Chris Demetriou <cgd@broadcom.com>
* configure.in (mips64vr*): Define TARGET_ENABLE_FR to 1.
(sim_mach_default): New variable.
(mips64vr-*-*, mips64vrel-*-*): New configurations.
Add a new simulator generator, MULTI.
* configure: Regenerate.
* Makefile.in (SIM_MULTI_OBJ, SIM_EXTRA_DISTCLEAN): New variables.
(multi-run.o): New dependency.
(SIM_MULTI_ALL, SIM_MULTI_IGEN_CONFIGS): New variables.
(tmp-mach-multi, tmp-itable-multi, tmp-run-multi): New rules.
(tmp-multi): Combine them.
(BUILT_SRC_FROM_MULTI): New variable. Depend on tmp-multi.
(clean-extra): Remove sources in BUILT_SRC_FROM_MULTI.
(distclean-extra): New rule.
* sim-main.h: Include bfd.h.
(MIPS_MACH): New macro.
* mips.igen (vr4120, vr5400, vr5500): New models.
(clo, clz, dclo, dclz, madd, maddu, msub, msub, mul): Add *vr5500.
* vr.igen: Replace with new version.
2003-01-05 15:56:59 +08:00
|
|
|
sim_mach_default="mips4100"
|
1999-04-16 09:35:26 +08:00
|
|
|
;;
|
2003-01-04 Richard Sandiford <rsandifo@redhat.com>
Andrew Cagney <ac131313@redhat.com>
Gavin Romig-Koch <gavin@redhat.com>
Graydon Hoare <graydon@redhat.com>
Aldy Hernandez <aldyh@redhat.com>
Dave Brolley <brolley@redhat.com>
Chris Demetriou <cgd@broadcom.com>
* configure.in (mips64vr*): Define TARGET_ENABLE_FR to 1.
(sim_mach_default): New variable.
(mips64vr-*-*, mips64vrel-*-*): New configurations.
Add a new simulator generator, MULTI.
* configure: Regenerate.
* Makefile.in (SIM_MULTI_OBJ, SIM_EXTRA_DISTCLEAN): New variables.
(multi-run.o): New dependency.
(SIM_MULTI_ALL, SIM_MULTI_IGEN_CONFIGS): New variables.
(tmp-mach-multi, tmp-itable-multi, tmp-run-multi): New rules.
(tmp-multi): Combine them.
(BUILT_SRC_FROM_MULTI): New variable. Depend on tmp-multi.
(clean-extra): Remove sources in BUILT_SRC_FROM_MULTI.
(distclean-extra): New rule.
* sim-main.h: Include bfd.h.
(MIPS_MACH): New macro.
* mips.igen (vr4120, vr5400, vr5500): New models.
(clo, clz, dclo, dclz, madd, maddu, msub, msub, mul): Add *vr5500.
* vr.igen: Replace with new version.
2003-01-05 15:56:59 +08:00
|
|
|
mips64vr-*-* | mips64vrel-*-*)
|
|
|
|
sim_gen=MULTI
|
|
|
|
sim_multi_configs="\
|
|
|
|
vr4100:mipsIII,mips16,vr4100:32,64:mips4100,mips4111\
|
|
|
|
vr4120:mipsIII,mips16,vr4120:32,64:mips4120\
|
|
|
|
vr5000:mipsIV:32,64,f:mips4300,mips5000\
|
|
|
|
vr5400:mipsIV,vr5400:32,64,f:mips5400\
|
|
|
|
vr5500:mipsIV,vr5500:32,64,f:mips5500"
|
|
|
|
sim_multi_default=mips5000
|
|
|
|
;;
|
2007-02-17 09:26:48 +08:00
|
|
|
mips*-sde-elf*) sim_gen=M16
|
[ gas/ChangeLog ]
* config/tc-mips.c (mips_set_options, mips_opts, file_ase_dspr2,
ISA_SUPPORTS_DSPR2_ASE, MIPS_CPU_ASE_DSPR2): Add DSP R2 ASE support.
(macro_build): Add case '2'.
(macro): Expand M_BALIGN to nop, packrl.ph or balign.
(validate_mips_insn): Add support for balign instruction.
(mips_ip): Handle DSP R2 instructions. Support balign instruction.
(OPTION_DSPR2, OPTION_NO_DSPR2, OPTION_COMPAT_ARCH_BASE,
md_parse_option, mips_after_parse_args): Add -mdspr2 and -mno-dspr2
command line options.
(s_mipsset): Add support for .set dspr2 and .set nodspr2 directives.
(md_show_usage): Add -mdspr2 and -mno-dspr2 help output.
* doc/c-mips.texi, doc/as.texinfo: Document -mdspr2, -mno-dspr2,
.set dspr2, .set nodspr2.
[ gas/testsuite/ChangeLog ]
* gas/mips/mips32-dspr2.s, gas/mips/mips32-dspr2.d: New test for
DSP R2.
* gas/mips/mips.exp: Run new test.
[ include/opcode/Changelog ]
* mips.h (OP_SH_BP, OP_MASK_BP): Add support for balign instruction.
(INSN_DSPR2): Add flag for DSP R2 instructions.
(M_BALIGN): New macro.
[ opcodes/ChangeLog ]
* mips-dis.c (mips_arch_choices): Add DSP R2 support.
(print_insn_args): Add support for balign instruction.
* mips-opc.c (D33): New shortcut for DSP R2 instructions.
(mips_builtin_opcodes): Add DSP R2 instructions.
[ sim/mips/ChangeLog ]
* Makefile.in (IGEN_INCLUDE): Add dsp2.igen.
* configure.ac (mips*-sde-elf*, mipsisa32r2*-*-*, mipsisa64r2*-*-*):
Add dsp2 to sim_igen_machine.
* configure: Regenerate.
* dsp.igen (do_ph_op): Add MUL support when op = 2.
(do_ph_mulq): New function to support mulq_rs.ph and mulq_s.ph.
(mulq_rs.ph): Use do_ph_mulq.
(MFHI, MFLO, MTHI, MTLO): Move these instructions to mips.igen.
* mips.igen: Add dsp2 model and include dsp2.igen.
(MFHI, MFLO, MTHI, MTLO): Extend these instructions for
for *mips32r2, *mips64r2, *dsp.
(MADD, MADDU, MSUB, MSUBU, MULT, MULTU): Extend these instructions
for *mips32r2, *mips64r2, *dsp2.
* dsp2.igen: New file for MIPS DSP REV 2 ASE.
[ sim/testsuite/sim/mips/ChangeLog ]
* basic.exp: Run the dsp2 test.
* utils-dsp.inc (dspckacc_astio, dspck_tsimm): New macro.
* mips32-dsp2.s: New test.
2007-02-20 21:28:56 +08:00
|
|
|
sim_igen_machine="-M mips64r2,mips3d,mips16,mips16e,mdmx,dsp,dsp2,smartmips"
|
2007-02-17 09:26:48 +08:00
|
|
|
sim_m16_machine="-M mips16,mips16e,mips64r2"
|
|
|
|
sim_igen_filter="32,64,f"
|
|
|
|
sim_mach_default="mipsisa64r2"
|
|
|
|
;;
|
1999-04-16 09:35:26 +08:00
|
|
|
mips64*-*-*) sim_igen_filter="32,64,f"
|
|
|
|
sim_gen=IGEN
|
|
|
|
;;
|
|
|
|
mips16*-*-*) sim_gen=M16
|
|
|
|
sim_igen_filter="32,64,f"
|
|
|
|
sim_m16_filter="16"
|
|
|
|
;;
|
2007-06-28 14:00:52 +08:00
|
|
|
mipsisa32r2*-*-*) sim_gen=M16
|
|
|
|
sim_igen_machine="-M mips32r2,mips16,mips16e,mdmx,dsp,dsp2,smartmips"
|
|
|
|
sim_m16_machine="-M mips16,mips16e,mips32r2"
|
|
|
|
sim_igen_filter="32,f"
|
|
|
|
sim_mach_default="mipsisa32r2"
|
2005-05-26 David Ung <davidu@mips.com>
* mips.igen (mips32r2, mips64r2): New ISA models. Add new model
tags to all instructions which are applicable to the new ISAs.
(do_ror, do_dror, ROR, RORV, DROR, DROR32, DRORV): Add, moved from
vr.igen.
* mips3264r2.igen: New file for MIPS 32/64 revision 2 specific
instructions.
* vr.igen (do_ror, do_dror, ROR, RORV, DROR, DROR32, DRORV): Move
to mips.igen.
* configure.ac (mipsisa32r2*-*-*, mipsisa64r2*-*-*): Add new targets.
* configure: Regenerate.
2005-05-27 05:31:57 +08:00
|
|
|
;;
|
2007-06-28 14:00:52 +08:00
|
|
|
mipsisa32*-*-*) sim_gen=M16
|
|
|
|
sim_igen_machine="-M mips32,mips16,mips16e,smartmips"
|
|
|
|
sim_m16_machine="-M mips16,mips16e,mips32"
|
|
|
|
sim_igen_filter="32,f"
|
|
|
|
sim_mach_default="mipsisa32"
|
2002-03-12 Chris Demetriou <cgd@broadcom.com>
* configure.in (mipsisa32*-*-*, mipsisa64*-*-*): New targets.
* mips.igen (mips32, mips64): New models, add to all instructions
and functions as appropriate.
(loadstore_ea, check_u64): New variant for model mips64.
(check_fmt_p): New variant for models mipsV and mips64, remove
mipsV model marking fro other variant.
(SLL) Rename to...
(SLLa) this.
(CLO, CLZ, MADD, MADDU, MSUB, MSUBU, MUL, SLLb): New instructions
for mips32 and mips64.
(DCLO, DCLZ): New instructions for mips64.
2002-03-13 06:53:01 +08:00
|
|
|
;;
|
2007-06-28 14:00:52 +08:00
|
|
|
mipsisa64r2*-*-*) sim_gen=M16
|
|
|
|
sim_igen_machine="-M mips64r2,mips3d,mips16,mips16e,mdmx,dsp,dsp2"
|
|
|
|
sim_m16_machine="-M mips16,mips16e,mips64r2"
|
|
|
|
sim_igen_filter="32,64,f"
|
|
|
|
sim_mach_default="mipsisa64r2"
|
2005-05-26 David Ung <davidu@mips.com>
* mips.igen (mips32r2, mips64r2): New ISA models. Add new model
tags to all instructions which are applicable to the new ISAs.
(do_ror, do_dror, ROR, RORV, DROR, DROR32, DRORV): Add, moved from
vr.igen.
* mips3264r2.igen: New file for MIPS 32/64 revision 2 specific
instructions.
* vr.igen (do_ror, do_dror, ROR, RORV, DROR, DROR32, DRORV): Move
to mips.igen.
* configure.ac (mipsisa32r2*-*-*, mipsisa64r2*-*-*): Add new targets.
* configure: Regenerate.
2005-05-27 05:31:57 +08:00
|
|
|
;;
|
2002-06-04 05:00:29 +08:00
|
|
|
mipsisa64sb1*-*-*) sim_gen=IGEN
|
2007-02-14 04:20:54 +08:00
|
|
|
sim_igen_machine="-M mips64,mips3d,sb1"
|
2002-06-04 05:00:29 +08:00
|
|
|
sim_igen_filter="32,64,f"
|
2003-01-04 Richard Sandiford <rsandifo@redhat.com>
Andrew Cagney <ac131313@redhat.com>
Gavin Romig-Koch <gavin@redhat.com>
Graydon Hoare <graydon@redhat.com>
Aldy Hernandez <aldyh@redhat.com>
Dave Brolley <brolley@redhat.com>
Chris Demetriou <cgd@broadcom.com>
* configure.in (mips64vr*): Define TARGET_ENABLE_FR to 1.
(sim_mach_default): New variable.
(mips64vr-*-*, mips64vrel-*-*): New configurations.
Add a new simulator generator, MULTI.
* configure: Regenerate.
* Makefile.in (SIM_MULTI_OBJ, SIM_EXTRA_DISTCLEAN): New variables.
(multi-run.o): New dependency.
(SIM_MULTI_ALL, SIM_MULTI_IGEN_CONFIGS): New variables.
(tmp-mach-multi, tmp-itable-multi, tmp-run-multi): New rules.
(tmp-multi): Combine them.
(BUILT_SRC_FROM_MULTI): New variable. Depend on tmp-multi.
(clean-extra): Remove sources in BUILT_SRC_FROM_MULTI.
(distclean-extra): New rule.
* sim-main.h: Include bfd.h.
(MIPS_MACH): New macro.
* mips.igen (vr4120, vr5400, vr5500): New models.
(clo, clz, dclo, dclz, madd, maddu, msub, msub, mul): Add *vr5500.
* vr.igen: Replace with new version.
2003-01-05 15:56:59 +08:00
|
|
|
sim_mach_default="mips_sb1"
|
2002-06-04 05:00:29 +08:00
|
|
|
;;
|
2007-06-28 14:00:52 +08:00
|
|
|
mipsisa64*-*-*) sim_gen=M16
|
|
|
|
sim_igen_machine="-M mips64,mips3d,mips16,mips16e,mdmx"
|
|
|
|
sim_m16_machine="-M mips16,mips16e,mips64"
|
|
|
|
sim_igen_filter="32,64,f"
|
|
|
|
sim_mach_default="mipsisa64"
|
2002-03-12 Chris Demetriou <cgd@broadcom.com>
* configure.in (mipsisa32*-*-*, mipsisa64*-*-*): New targets.
* mips.igen (mips32, mips64): New models, add to all instructions
and functions as appropriate.
(loadstore_ea, check_u64): New variant for model mips64.
(check_fmt_p): New variant for models mipsV and mips64, remove
mipsV model marking fro other variant.
(SLL) Rename to...
(SLLa) this.
(CLO, CLZ, MADD, MADDU, MSUB, MSUBU, MUL, SLLb): New instructions
for mips32 and mips64.
(DCLO, DCLZ): New instructions for mips64.
2002-03-13 06:53:01 +08:00
|
|
|
;;
|
2007-02-14 04:20:54 +08:00
|
|
|
mips*lsi*) sim_gen=M16
|
1999-04-16 09:35:26 +08:00
|
|
|
sim_igen_machine="-M mipsIII,mips16"
|
|
|
|
sim_m16_machine="-M mips16,mipsIII"
|
|
|
|
sim_igen_filter="32,f"
|
|
|
|
sim_m16_filter="16"
|
2003-01-04 Richard Sandiford <rsandifo@redhat.com>
Andrew Cagney <ac131313@redhat.com>
Gavin Romig-Koch <gavin@redhat.com>
Graydon Hoare <graydon@redhat.com>
Aldy Hernandez <aldyh@redhat.com>
Dave Brolley <brolley@redhat.com>
Chris Demetriou <cgd@broadcom.com>
* configure.in (mips64vr*): Define TARGET_ENABLE_FR to 1.
(sim_mach_default): New variable.
(mips64vr-*-*, mips64vrel-*-*): New configurations.
Add a new simulator generator, MULTI.
* configure: Regenerate.
* Makefile.in (SIM_MULTI_OBJ, SIM_EXTRA_DISTCLEAN): New variables.
(multi-run.o): New dependency.
(SIM_MULTI_ALL, SIM_MULTI_IGEN_CONFIGS): New variables.
(tmp-mach-multi, tmp-itable-multi, tmp-run-multi): New rules.
(tmp-multi): Combine them.
(BUILT_SRC_FROM_MULTI): New variable. Depend on tmp-multi.
(clean-extra): Remove sources in BUILT_SRC_FROM_MULTI.
(distclean-extra): New rule.
* sim-main.h: Include bfd.h.
(MIPS_MACH): New macro.
* mips.igen (vr4120, vr5400, vr5500): New models.
(clo, clz, dclo, dclz, madd, maddu, msub, msub, mul): Add *vr5500.
* vr.igen: Replace with new version.
2003-01-05 15:56:59 +08:00
|
|
|
sim_mach_default="mips4000"
|
2007-02-14 04:20:54 +08:00
|
|
|
;;
|
1999-04-16 09:35:26 +08:00
|
|
|
mips*-*-*) sim_gen=IGEN
|
|
|
|
sim_igen_filter="32,f"
|
|
|
|
;;
|
|
|
|
esac
|
2003-01-04 Richard Sandiford <rsandifo@redhat.com>
Andrew Cagney <ac131313@redhat.com>
Gavin Romig-Koch <gavin@redhat.com>
Graydon Hoare <graydon@redhat.com>
Aldy Hernandez <aldyh@redhat.com>
Dave Brolley <brolley@redhat.com>
Chris Demetriou <cgd@broadcom.com>
* configure.in (mips64vr*): Define TARGET_ENABLE_FR to 1.
(sim_mach_default): New variable.
(mips64vr-*-*, mips64vrel-*-*): New configurations.
Add a new simulator generator, MULTI.
* configure: Regenerate.
* Makefile.in (SIM_MULTI_OBJ, SIM_EXTRA_DISTCLEAN): New variables.
(multi-run.o): New dependency.
(SIM_MULTI_ALL, SIM_MULTI_IGEN_CONFIGS): New variables.
(tmp-mach-multi, tmp-itable-multi, tmp-run-multi): New rules.
(tmp-multi): Combine them.
(BUILT_SRC_FROM_MULTI): New variable. Depend on tmp-multi.
(clean-extra): Remove sources in BUILT_SRC_FROM_MULTI.
(distclean-extra): New rule.
* sim-main.h: Include bfd.h.
(MIPS_MACH): New macro.
* mips.igen (vr4120, vr5400, vr5500): New models.
(clo, clz, dclo, dclz, madd, maddu, msub, msub, mul): Add *vr5500.
* vr.igen: Replace with new version.
2003-01-05 15:56:59 +08:00
|
|
|
|
|
|
|
# The MULTI generator can combine several simulation engines into one.
|
|
|
|
# executable. A configuration which uses the MULTI should set two
|
|
|
|
# variables: ${sim_multi_configs} and ${sim_multi_default}.
|
|
|
|
#
|
|
|
|
# ${sim_multi_configs} is the list of engines to build. Each
|
|
|
|
# space-separated entry has the form NAME:MACHINE:FILTER:BFDMACHS,
|
|
|
|
# where:
|
|
|
|
#
|
|
|
|
# - NAME is a C-compatible prefix for the engine,
|
|
|
|
# - MACHINE is a -M argument,
|
|
|
|
# - FILTER is a -F argument, and
|
|
|
|
# - BFDMACHS is a comma-separated list of bfd machines that the
|
|
|
|
# simulator can run.
|
|
|
|
#
|
|
|
|
# Each entry will have a separate simulation engine whose prefix is
|
|
|
|
# m32<NAME>. If the machine list includes "mips16", there will also
|
|
|
|
# be a mips16 engine, prefix m16<NAME>. The mips16 engine will be
|
|
|
|
# generated using the same machine list as the 32-bit version,
|
|
|
|
# but the filter will be "16" instead of FILTER.
|
|
|
|
#
|
|
|
|
# The simulator compares the bfd mach against BFDMACHS to decide
|
|
|
|
# which engine to use. Entries in BFDMACHS should be bfd_mach
|
|
|
|
# values with "bfd_mach_" removed. ${sim_multi_default} says
|
|
|
|
# which entry should be the default.
|
|
|
|
if test ${sim_gen} = MULTI; then
|
|
|
|
|
|
|
|
# Simple sanity check.
|
|
|
|
if test -z "${sim_multi_configs}" || test -z "${sim_multi_default}"; then
|
|
|
|
AC_MSG_ERROR(Error in configure.in: MULTI simulator not set up correctly)
|
|
|
|
fi
|
|
|
|
|
|
|
|
# Start in a known state.
|
|
|
|
rm -f multi-include.h multi-run.c
|
|
|
|
sim_multi_flags=
|
|
|
|
sim_multi_src=
|
|
|
|
sim_multi_obj=multi-run.o
|
|
|
|
sim_multi_igen_configs=
|
|
|
|
sim_seen_default=no
|
|
|
|
|
|
|
|
cat << __EOF__ > multi-run.c
|
|
|
|
/* Main entry point for MULTI simulators.
|
2010-01-01 18:03:36 +08:00
|
|
|
Copyright (C) 2003, 2007, 2010 Free Software Foundation, Inc.
|
2003-01-04 Richard Sandiford <rsandifo@redhat.com>
Andrew Cagney <ac131313@redhat.com>
Gavin Romig-Koch <gavin@redhat.com>
Graydon Hoare <graydon@redhat.com>
Aldy Hernandez <aldyh@redhat.com>
Dave Brolley <brolley@redhat.com>
Chris Demetriou <cgd@broadcom.com>
* configure.in (mips64vr*): Define TARGET_ENABLE_FR to 1.
(sim_mach_default): New variable.
(mips64vr-*-*, mips64vrel-*-*): New configurations.
Add a new simulator generator, MULTI.
* configure: Regenerate.
* Makefile.in (SIM_MULTI_OBJ, SIM_EXTRA_DISTCLEAN): New variables.
(multi-run.o): New dependency.
(SIM_MULTI_ALL, SIM_MULTI_IGEN_CONFIGS): New variables.
(tmp-mach-multi, tmp-itable-multi, tmp-run-multi): New rules.
(tmp-multi): Combine them.
(BUILT_SRC_FROM_MULTI): New variable. Depend on tmp-multi.
(clean-extra): Remove sources in BUILT_SRC_FROM_MULTI.
(distclean-extra): New rule.
* sim-main.h: Include bfd.h.
(MIPS_MACH): New macro.
* mips.igen (vr4120, vr5400, vr5500): New models.
(clo, clz, dclo, dclz, madd, maddu, msub, msub, mul): Add *vr5500.
* vr.igen: Replace with new version.
2003-01-05 15:56:59 +08:00
|
|
|
|
|
|
|
This program is free software; you can redistribute it and/or modify
|
|
|
|
it under the terms of the GNU General Public License as published by
|
2007-08-28 08:10:54 +08:00
|
|
|
the Free Software Foundation; either version 3 of the License, or
|
2003-01-04 Richard Sandiford <rsandifo@redhat.com>
Andrew Cagney <ac131313@redhat.com>
Gavin Romig-Koch <gavin@redhat.com>
Graydon Hoare <graydon@redhat.com>
Aldy Hernandez <aldyh@redhat.com>
Dave Brolley <brolley@redhat.com>
Chris Demetriou <cgd@broadcom.com>
* configure.in (mips64vr*): Define TARGET_ENABLE_FR to 1.
(sim_mach_default): New variable.
(mips64vr-*-*, mips64vrel-*-*): New configurations.
Add a new simulator generator, MULTI.
* configure: Regenerate.
* Makefile.in (SIM_MULTI_OBJ, SIM_EXTRA_DISTCLEAN): New variables.
(multi-run.o): New dependency.
(SIM_MULTI_ALL, SIM_MULTI_IGEN_CONFIGS): New variables.
(tmp-mach-multi, tmp-itable-multi, tmp-run-multi): New rules.
(tmp-multi): Combine them.
(BUILT_SRC_FROM_MULTI): New variable. Depend on tmp-multi.
(clean-extra): Remove sources in BUILT_SRC_FROM_MULTI.
(distclean-extra): New rule.
* sim-main.h: Include bfd.h.
(MIPS_MACH): New macro.
* mips.igen (vr4120, vr5400, vr5500): New models.
(clo, clz, dclo, dclz, madd, maddu, msub, msub, mul): Add *vr5500.
* vr.igen: Replace with new version.
2003-01-05 15:56:59 +08:00
|
|
|
(at your option) any later version.
|
|
|
|
|
|
|
|
This program is distributed in the hope that it will be useful,
|
|
|
|
but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
GNU General Public License for more details.
|
|
|
|
|
|
|
|
You should have received a copy of the GNU General Public License
|
2007-08-28 08:10:54 +08:00
|
|
|
along with this program. If not, see <http://www.gnu.org/licenses/>.
|
2003-01-04 Richard Sandiford <rsandifo@redhat.com>
Andrew Cagney <ac131313@redhat.com>
Gavin Romig-Koch <gavin@redhat.com>
Graydon Hoare <graydon@redhat.com>
Aldy Hernandez <aldyh@redhat.com>
Dave Brolley <brolley@redhat.com>
Chris Demetriou <cgd@broadcom.com>
* configure.in (mips64vr*): Define TARGET_ENABLE_FR to 1.
(sim_mach_default): New variable.
(mips64vr-*-*, mips64vrel-*-*): New configurations.
Add a new simulator generator, MULTI.
* configure: Regenerate.
* Makefile.in (SIM_MULTI_OBJ, SIM_EXTRA_DISTCLEAN): New variables.
(multi-run.o): New dependency.
(SIM_MULTI_ALL, SIM_MULTI_IGEN_CONFIGS): New variables.
(tmp-mach-multi, tmp-itable-multi, tmp-run-multi): New rules.
(tmp-multi): Combine them.
(BUILT_SRC_FROM_MULTI): New variable. Depend on tmp-multi.
(clean-extra): Remove sources in BUILT_SRC_FROM_MULTI.
(distclean-extra): New rule.
* sim-main.h: Include bfd.h.
(MIPS_MACH): New macro.
* mips.igen (vr4120, vr5400, vr5500): New models.
(clo, clz, dclo, dclz, madd, maddu, msub, msub, mul): Add *vr5500.
* vr.igen: Replace with new version.
2003-01-05 15:56:59 +08:00
|
|
|
|
|
|
|
--
|
|
|
|
|
|
|
|
This file was generated by sim/mips/configure. */
|
|
|
|
|
|
|
|
#include "sim-main.h"
|
|
|
|
#include "multi-include.h"
|
|
|
|
|
|
|
|
#define SD sd
|
|
|
|
#define CPU cpu
|
|
|
|
|
|
|
|
void
|
|
|
|
sim_engine_run (SIM_DESC sd,
|
|
|
|
int next_cpu_nr,
|
|
|
|
int nr_cpus,
|
|
|
|
int signal) /* ignore */
|
|
|
|
{
|
|
|
|
int mach;
|
|
|
|
|
|
|
|
if (STATE_ARCHITECTURE (sd) == NULL)
|
|
|
|
mach = bfd_mach_${sim_multi_default};
|
|
|
|
else
|
|
|
|
mach = STATE_ARCHITECTURE (SD)->mach;
|
|
|
|
|
|
|
|
switch (mach)
|
|
|
|
{
|
|
|
|
__EOF__
|
|
|
|
|
|
|
|
for fc in ${sim_multi_configs}; do
|
|
|
|
|
|
|
|
# Split up the entry. ${c} contains the first three elements.
|
|
|
|
# Note: outer sqaure brackets are m4 quotes.
|
|
|
|
c=`echo ${fc} | sed ['s/:[^:]*$//']`
|
|
|
|
bfdmachs=`echo ${fc} | sed 's/.*://'`
|
|
|
|
name=`echo ${c} | sed 's/:.*//'`
|
|
|
|
machine=`echo ${c} | sed 's/.*:\(.*\):.*/\1/'`
|
|
|
|
filter=`echo ${c} | sed 's/.*://'`
|
|
|
|
|
|
|
|
# Build the following lists:
|
|
|
|
#
|
|
|
|
# sim_multi_flags: all -M and -F flags used by the simulator
|
|
|
|
# sim_multi_src: all makefile-generated source files
|
|
|
|
# sim_multi_obj: the objects for ${sim_multi_src}
|
|
|
|
# sim_multi_igen_configs: igen configuration strings.
|
|
|
|
#
|
|
|
|
# Each entry in ${sim_multi_igen_configs} is a prefix (m32
|
|
|
|
# or m16) followed by the NAME, MACHINE and FILTER part of
|
|
|
|
# the ${sim_multi_configs} entry.
|
|
|
|
sim_multi_flags="${sim_multi_flags} -F ${filter} -M ${machine}"
|
|
|
|
|
|
|
|
# Check whether mips16 handling is needed.
|
|
|
|
case ${c} in
|
|
|
|
*:*mips16*:*)
|
|
|
|
# Run igen twice, once for normal mode and once for mips16.
|
|
|
|
ws="m32 m16"
|
|
|
|
|
|
|
|
# The top-level function for the mips16 simulator is
|
|
|
|
# in a file m16${name}_run.c, generated by the
|
|
|
|
# tmp-run-multi Makefile rule.
|
|
|
|
sim_multi_src="${sim_multi_src} m16${name}_run.c"
|
|
|
|
sim_multi_obj="${sim_multi_obj} m16${name}_run.o"
|
|
|
|
sim_multi_flags="${sim_multi_flags} -F 16"
|
|
|
|
;;
|
|
|
|
*)
|
|
|
|
ws=m32
|
|
|
|
;;
|
|
|
|
esac
|
|
|
|
|
|
|
|
# Now add the list of igen-generated files to ${sim_multi_src}
|
|
|
|
# and ${sim_multi_obj}.
|
|
|
|
for w in ${ws}; do
|
|
|
|
for base in engine icache idecode model semantics support; do
|
|
|
|
sim_multi_src="${sim_multi_src} ${w}${name}_${base}.c"
|
|
|
|
sim_multi_src="${sim_multi_src} ${w}${name}_${base}.h"
|
|
|
|
sim_multi_obj="${sim_multi_obj} ${w}${name}_${base}.o"
|
|
|
|
done
|
|
|
|
sim_multi_igen_configs="${sim_multi_igen_configs} ${w}${c}"
|
|
|
|
done
|
|
|
|
|
|
|
|
# Add an include for the engine.h file. This file declares the
|
|
|
|
# top-level foo_engine_run() function.
|
|
|
|
echo "#include \"${w}${name}_engine.h\"" >> multi-include.h
|
|
|
|
|
|
|
|
# Add case statements for this engine to sim_engine_run().
|
|
|
|
for mach in `echo ${bfdmachs} | sed 's/,/ /g'`; do
|
|
|
|
echo " case bfd_mach_${mach}:" >> multi-run.c
|
|
|
|
if test ${mach} = ${sim_multi_default}; then
|
|
|
|
echo " default:" >> multi-run.c
|
|
|
|
sim_seen_default=yes
|
|
|
|
fi
|
|
|
|
done
|
|
|
|
echo " ${w}${name}_engine_run (sd, next_cpu_nr, nr_cpus, signal);" \
|
|
|
|
>> multi-run.c
|
|
|
|
echo " break;" >> multi-run.c
|
|
|
|
done
|
|
|
|
|
|
|
|
# Check whether we added a 'default:' label.
|
|
|
|
if test ${sim_seen_default} = no; then
|
|
|
|
AC_MSG_ERROR(Error in configure.in: \${sim_multi_configs} doesn't have an entry for \${sim_multi_default})
|
|
|
|
fi
|
|
|
|
|
|
|
|
cat << __EOF__ >> multi-run.c
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
int
|
|
|
|
mips_mach_multi (SIM_DESC sd)
|
|
|
|
{
|
|
|
|
if (STATE_ARCHITECTURE (sd) == NULL)
|
|
|
|
return bfd_mach_${sim_multi_default};
|
|
|
|
|
|
|
|
switch (STATE_ARCHITECTURE (SD)->mach)
|
|
|
|
{
|
|
|
|
__EOF__
|
|
|
|
|
|
|
|
# Add case statements for this engine to mips_mach_multi().
|
|
|
|
for fc in ${sim_multi_configs}; do
|
|
|
|
|
|
|
|
# Split up the entry. ${c} contains the first three elements.
|
|
|
|
# Note: outer sqaure brackets are m4 quotes.
|
|
|
|
c=`echo ${fc} | sed ['s/:[^:]*$//']`
|
|
|
|
bfdmachs=`echo ${fc} | sed 's/.*://'`
|
|
|
|
|
|
|
|
for mach in `echo ${bfdmachs} | sed 's/,/ /g'`; do
|
|
|
|
echo " case bfd_mach_${mach}:" >> multi-run.c
|
|
|
|
done
|
|
|
|
done
|
|
|
|
|
|
|
|
cat << __EOF__ >> multi-run.c
|
|
|
|
return (STATE_ARCHITECTURE (SD)->mach);
|
|
|
|
default:
|
|
|
|
return bfd_mach_${sim_multi_default};
|
|
|
|
}
|
|
|
|
}
|
|
|
|
__EOF__
|
|
|
|
|
|
|
|
SIM_SUBTARGET="$SIM_SUBTARGET -DMIPS_MACH_MULTI"
|
|
|
|
else
|
|
|
|
# For clean-extra
|
|
|
|
sim_multi_src=doesnt-exist.c
|
|
|
|
|
|
|
|
if test x"${sim_mach_default}" = x""; then
|
|
|
|
AC_MSG_ERROR(Error in configure.in: \${sim_mach_default} not defined)
|
|
|
|
fi
|
|
|
|
SIM_SUBTARGET="$SIM_SUBTARGET -DMIPS_MACH_DEFAULT=bfd_mach_${sim_mach_default}"
|
|
|
|
fi
|
1999-04-16 09:35:26 +08:00
|
|
|
sim_igen_flags="-F ${sim_igen_filter} ${sim_igen_machine} ${sim_igen_smp}"
|
|
|
|
sim_m16_flags=" -F ${sim_m16_filter} ${sim_m16_machine} ${sim_igen_smp}"
|
|
|
|
AC_SUBST(sim_igen_flags)
|
|
|
|
AC_SUBST(sim_m16_flags)
|
|
|
|
AC_SUBST(sim_gen)
|
2003-01-04 Richard Sandiford <rsandifo@redhat.com>
Andrew Cagney <ac131313@redhat.com>
Gavin Romig-Koch <gavin@redhat.com>
Graydon Hoare <graydon@redhat.com>
Aldy Hernandez <aldyh@redhat.com>
Dave Brolley <brolley@redhat.com>
Chris Demetriou <cgd@broadcom.com>
* configure.in (mips64vr*): Define TARGET_ENABLE_FR to 1.
(sim_mach_default): New variable.
(mips64vr-*-*, mips64vrel-*-*): New configurations.
Add a new simulator generator, MULTI.
* configure: Regenerate.
* Makefile.in (SIM_MULTI_OBJ, SIM_EXTRA_DISTCLEAN): New variables.
(multi-run.o): New dependency.
(SIM_MULTI_ALL, SIM_MULTI_IGEN_CONFIGS): New variables.
(tmp-mach-multi, tmp-itable-multi, tmp-run-multi): New rules.
(tmp-multi): Combine them.
(BUILT_SRC_FROM_MULTI): New variable. Depend on tmp-multi.
(clean-extra): Remove sources in BUILT_SRC_FROM_MULTI.
(distclean-extra): New rule.
* sim-main.h: Include bfd.h.
(MIPS_MACH): New macro.
* mips.igen (vr4120, vr5400, vr5500): New models.
(clo, clz, dclo, dclz, madd, maddu, msub, msub, mul): Add *vr5500.
* vr.igen: Replace with new version.
2003-01-05 15:56:59 +08:00
|
|
|
AC_SUBST(sim_multi_flags)
|
|
|
|
AC_SUBST(sim_multi_igen_configs)
|
|
|
|
AC_SUBST(sim_multi_src)
|
|
|
|
AC_SUBST(sim_multi_obj)
|
1999-04-16 09:35:26 +08:00
|
|
|
|
|
|
|
|
|
|
|
#
|
|
|
|
# Add simulated hardware devices
|
|
|
|
#
|
|
|
|
hw_enabled=no
|
|
|
|
case "${target}" in
|
|
|
|
mips*tx39*)
|
|
|
|
hw_enabled=yes
|
|
|
|
hw_extra_devices="tx3904cpu tx3904irc tx3904tmr tx3904sio"
|
|
|
|
mips_extra_objs="dv-sockser.o"
|
|
|
|
SIM_SUBTARGET="$SIM_SUBTARGET -DTARGET_TX3904=1"
|
|
|
|
;;
|
|
|
|
*)
|
|
|
|
mips_extra_objs=""
|
|
|
|
;;
|
|
|
|
esac
|
|
|
|
SIM_AC_OPTION_HARDWARE($hw_enabled,$hw_devices,$hw_extra_devices)
|
|
|
|
AC_SUBST(mips_extra_objs)
|
|
|
|
|
|
|
|
|
|
|
|
# Choose simulator engine
|
|
|
|
case "${target}" in
|
|
|
|
*) mips_igen_engine="engine.o"
|
|
|
|
;;
|
|
|
|
esac
|
|
|
|
AC_SUBST(mips_igen_engine)
|
|
|
|
|
|
|
|
|
|
|
|
AC_PATH_X
|
|
|
|
mips_extra_libs=""
|
|
|
|
AC_SUBST(mips_extra_libs)
|
|
|
|
|
|
|
|
AC_CHECK_HEADERS(string.h strings.h stdlib.h stdlib.h)
|
|
|
|
AC_CHECK_LIB(m, fabs)
|
|
|
|
AC_CHECK_FUNCS(aint anint sqrt)
|
|
|
|
|
|
|
|
SIM_AC_OUTPUT
|