1996-11-27 06:58:24 +08:00
|
|
|
Tue Nov 26 15:43:41 1996 Jeffrey A Law (law@cygnus.com)
|
|
|
|
|
1996-11-27 13:29:49 +08:00
|
|
|
* simops.c: Implement "movm" and "bCC" insns.
|
|
|
|
|
1996-11-27 08:53:25 +08:00
|
|
|
* mn10300_sim.h (_state): Add another register (MDR).
|
|
|
|
(REG_MDR): Define.
|
|
|
|
* simops.c: Implement "cmp", "calls", "rets", "jmp" and
|
|
|
|
a few additional random insns.
|
|
|
|
|
1996-11-27 06:58:24 +08:00
|
|
|
* mn10300_sim.h (PSW_*): Define for CC status tracking.
|
|
|
|
(REG_D0, REG_A0, REG_SP): Define.
|
|
|
|
* simops.c: Implement "add", "addc" and a few other random
|
|
|
|
instructions.
|
1996-11-27 04:40:19 +08:00
|
|
|
|
|
|
|
* gencode.c, interp.c: Snapshot current simulator code.
|
|
|
|
|
1996-11-26 03:52:08 +08:00
|
|
|
Mon Nov 25 12:46:38 1996 Jeffrey A Law (law@cygnus.com)
|
|
|
|
|
|
|
|
* Makefile.in, config.in, configure, configure.in: New files.
|
|
|
|
* gencode.c, interp.c, mn10300_sim.h, simops.c: New files.
|
|
|
|
|